source: mainline/kernel/arch/mips32/src/interrupt.c@ d78d603

lfn serial ticket/834-toolchain-update topic/msim-upgrade topic/simplify-dev-export
Last change on this file since d78d603 was 8c84448, checked in by Martin Decky <martin@…>, 19 years ago

timer_fnc → virtual_timer_fnc

  • Property mode set to 100644
File size: 3.6 KB
RevLine 
[f761f1eb]1/*
[178ec7b]2 * Copyright (C) 2003-2004 Jakub Jermar
[f761f1eb]3 * All rights reserved.
4 *
5 * Redistribution and use in source and binary forms, with or without
6 * modification, are permitted provided that the following conditions
7 * are met:
8 *
9 * - Redistributions of source code must retain the above copyright
10 * notice, this list of conditions and the following disclaimer.
11 * - Redistributions in binary form must reproduce the above copyright
12 * notice, this list of conditions and the following disclaimer in the
13 * documentation and/or other materials provided with the distribution.
14 * - The name of the author may not be used to endorse or promote products
15 * derived from this software without specific prior written permission.
16 *
17 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
18 * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
19 * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
20 * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
21 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
22 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
23 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
24 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
25 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
26 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
27 */
28
[9a5b556]29/** @addtogroup mips32interrupt
[b45c443]30 * @{
31 */
32/** @file
33 */
34
[973be64e]35#include <interrupt.h>
[f761f1eb]36#include <arch/interrupt.h>
37#include <arch/types.h>
38#include <arch.h>
39#include <arch/cp0.h>
40#include <time/clock.h>
[3156582]41#include <arch/drivers/arc.h>
[5626277]42#include <ipc/sysipc.h>
[7688b5d]43#include <ddi/device.h>
44#include <ddi/irq.h>
45
46#define IRQ_COUNT 8
47#define TIMER_IRQ 7
48
[8c84448]49function virtual_timer_fnc = NULL;
[7688b5d]50static irq_t timer_irq;
[5626277]51
[22f7769]52/** Disable interrupts.
53 *
54 * @return Old interrupt priority level.
55 */
56ipl_t interrupts_disable(void)
[f761f1eb]57{
[22f7769]58 ipl_t ipl = (ipl_t) cp0_status_read();
59 cp0_status_write(ipl & ~cp0_status_ie_enabled_bit);
60 return ipl;
[f761f1eb]61}
62
[22f7769]63/** Enable interrupts.
64 *
65 * @return Old interrupt priority level.
66 */
67ipl_t interrupts_enable(void)
[f761f1eb]68{
[22f7769]69 ipl_t ipl = (ipl_t) cp0_status_read();
70 cp0_status_write(ipl | cp0_status_ie_enabled_bit);
71 return ipl;
[f761f1eb]72}
73
[22f7769]74/** Restore interrupt priority level.
75 *
76 * @param ipl Saved interrupt priority level.
77 */
78void interrupts_restore(ipl_t ipl)
[f761f1eb]79{
[22f7769]80 cp0_status_write(cp0_status_read() | (ipl & cp0_status_ie_enabled_bit));
[f761f1eb]81}
82
[22f7769]83/** Read interrupt priority level.
84 *
85 * @return Current interrupt priority level.
86 */
87ipl_t interrupts_read(void)
[f761f1eb]88{
[76cec1e]89 return cp0_status_read();
[f761f1eb]90}
91
[d6e5cbc]92/* TODO: This is SMP unsafe!!! */
93static unsigned long nextcount;
94/** Start hardware clock */
95static void timer_start(void)
96{
97 nextcount = cp0_compare_value + cp0_count_read();
98 cp0_compare_write(nextcount);
99}
100
[7688b5d]101static irq_ownership_t timer_claim(void)
102{
103 return IRQ_ACCEPT;
104}
105
106static void timer_irq_handler(irq_t *irq, void *arg, ...)
[973be64e]107{
[d6e5cbc]108 unsigned long drift;
109
110 drift = cp0_count_read() - nextcount;
111 while (drift > cp0_compare_value) {
112 drift -= cp0_compare_value;
113 CPU->missed_clock_ticks++;
114 }
115 nextcount = cp0_count_read() + cp0_compare_value - drift;
116 cp0_compare_write(nextcount);
[973be64e]117 clock();
[7688b5d]118
[8c84448]119 if (virtual_timer_fnc != NULL)
120 virtual_timer_fnc();
[973be64e]121}
122
123/* Initialize basic tables for exception dispatching */
124void interrupt_init(void)
125{
[7688b5d]126 irq_init(IRQ_COUNT, IRQ_COUNT);
127
128 irq_initialize(&timer_irq);
129 timer_irq.devno = device_assign_devno();
130 timer_irq.inr = TIMER_IRQ;
131 timer_irq.claim = timer_claim;
132 timer_irq.handler = timer_irq_handler;
133 irq_register(&timer_irq);
134
[d6e5cbc]135 timer_start();
[7688b5d]136 cp0_unmask_int(TIMER_IRQ);
[5626277]137}
[b45c443]138
[9a5b556]139/** @}
[b45c443]140 */
Note: See TracBrowser for help on using the repository browser.