[f761f1eb] | 1 | /*
|
---|
[df4ed85] | 2 | * Copyright (c) 2003-2004 Jakub Jermar
|
---|
[f761f1eb] | 3 | * All rights reserved.
|
---|
| 4 | *
|
---|
| 5 | * Redistribution and use in source and binary forms, with or without
|
---|
| 6 | * modification, are permitted provided that the following conditions
|
---|
| 7 | * are met:
|
---|
| 8 | *
|
---|
| 9 | * - Redistributions of source code must retain the above copyright
|
---|
| 10 | * notice, this list of conditions and the following disclaimer.
|
---|
| 11 | * - Redistributions in binary form must reproduce the above copyright
|
---|
| 12 | * notice, this list of conditions and the following disclaimer in the
|
---|
| 13 | * documentation and/or other materials provided with the distribution.
|
---|
| 14 | * - The name of the author may not be used to endorse or promote products
|
---|
| 15 | * derived from this software without specific prior written permission.
|
---|
| 16 | *
|
---|
| 17 | * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
|
---|
| 18 | * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
|
---|
| 19 | * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
|
---|
| 20 | * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
|
---|
| 21 | * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
|
---|
| 22 | * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
|
---|
| 23 | * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
|
---|
| 24 | * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
|
---|
| 25 | * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
|
---|
| 26 | * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
|
---|
| 27 | */
|
---|
| 28 |
|
---|
[9a5b556] | 29 | /** @addtogroup mips32interrupt
|
---|
[b45c443] | 30 | * @{
|
---|
| 31 | */
|
---|
| 32 | /** @file
|
---|
| 33 | */
|
---|
| 34 |
|
---|
[973be64e] | 35 | #include <interrupt.h>
|
---|
[f761f1eb] | 36 | #include <arch/interrupt.h>
|
---|
| 37 | #include <arch/types.h>
|
---|
| 38 | #include <arch.h>
|
---|
| 39 | #include <arch/cp0.h>
|
---|
| 40 | #include <time/clock.h>
|
---|
[5626277] | 41 | #include <ipc/sysipc.h>
|
---|
[7688b5d] | 42 | #include <ddi/device.h>
|
---|
| 43 |
|
---|
| 44 | #define IRQ_COUNT 8
|
---|
| 45 | #define TIMER_IRQ 7
|
---|
| 46 |
|
---|
[8c84448] | 47 | function virtual_timer_fnc = NULL;
|
---|
[7688b5d] | 48 | static irq_t timer_irq;
|
---|
[5626277] | 49 |
|
---|
[22f7769] | 50 | /** Disable interrupts.
|
---|
| 51 | *
|
---|
| 52 | * @return Old interrupt priority level.
|
---|
| 53 | */
|
---|
| 54 | ipl_t interrupts_disable(void)
|
---|
[f761f1eb] | 55 | {
|
---|
[22f7769] | 56 | ipl_t ipl = (ipl_t) cp0_status_read();
|
---|
| 57 | cp0_status_write(ipl & ~cp0_status_ie_enabled_bit);
|
---|
| 58 | return ipl;
|
---|
[f761f1eb] | 59 | }
|
---|
| 60 |
|
---|
[22f7769] | 61 | /** Enable interrupts.
|
---|
| 62 | *
|
---|
| 63 | * @return Old interrupt priority level.
|
---|
| 64 | */
|
---|
| 65 | ipl_t interrupts_enable(void)
|
---|
[f761f1eb] | 66 | {
|
---|
[22f7769] | 67 | ipl_t ipl = (ipl_t) cp0_status_read();
|
---|
| 68 | cp0_status_write(ipl | cp0_status_ie_enabled_bit);
|
---|
| 69 | return ipl;
|
---|
[f761f1eb] | 70 | }
|
---|
| 71 |
|
---|
[22f7769] | 72 | /** Restore interrupt priority level.
|
---|
| 73 | *
|
---|
| 74 | * @param ipl Saved interrupt priority level.
|
---|
| 75 | */
|
---|
| 76 | void interrupts_restore(ipl_t ipl)
|
---|
[f761f1eb] | 77 | {
|
---|
[22f7769] | 78 | cp0_status_write(cp0_status_read() | (ipl & cp0_status_ie_enabled_bit));
|
---|
[f761f1eb] | 79 | }
|
---|
| 80 |
|
---|
[22f7769] | 81 | /** Read interrupt priority level.
|
---|
| 82 | *
|
---|
| 83 | * @return Current interrupt priority level.
|
---|
| 84 | */
|
---|
| 85 | ipl_t interrupts_read(void)
|
---|
[f761f1eb] | 86 | {
|
---|
[76cec1e] | 87 | return cp0_status_read();
|
---|
[f761f1eb] | 88 | }
|
---|
| 89 |
|
---|
[d6e5cbc] | 90 | /* TODO: This is SMP unsafe!!! */
|
---|
[0287820] | 91 | uint32_t count_hi = 0;
|
---|
[d6e5cbc] | 92 | static unsigned long nextcount;
|
---|
[0287820] | 93 | static unsigned long lastcount;
|
---|
| 94 |
|
---|
[d6e5cbc] | 95 | /** Start hardware clock */
|
---|
| 96 | static void timer_start(void)
|
---|
| 97 | {
|
---|
[0287820] | 98 | lastcount = cp0_count_read();
|
---|
[d6e5cbc] | 99 | nextcount = cp0_compare_value + cp0_count_read();
|
---|
| 100 | cp0_compare_write(nextcount);
|
---|
| 101 | }
|
---|
| 102 |
|
---|
[7688b5d] | 103 | static irq_ownership_t timer_claim(void)
|
---|
| 104 | {
|
---|
| 105 | return IRQ_ACCEPT;
|
---|
| 106 | }
|
---|
| 107 |
|
---|
| 108 | static void timer_irq_handler(irq_t *irq, void *arg, ...)
|
---|
[973be64e] | 109 | {
|
---|
[d6e5cbc] | 110 | unsigned long drift;
|
---|
[0287820] | 111 |
|
---|
[8df2eab] | 112 | if (cp0_count_read() < lastcount)
|
---|
| 113 | /* Count overflow detected */
|
---|
[0287820] | 114 | count_hi++;
|
---|
[8df2eab] | 115 | lastcount = cp0_count_read();
|
---|
[0287820] | 116 |
|
---|
[d6e5cbc] | 117 | drift = cp0_count_read() - nextcount;
|
---|
| 118 | while (drift > cp0_compare_value) {
|
---|
| 119 | drift -= cp0_compare_value;
|
---|
| 120 | CPU->missed_clock_ticks++;
|
---|
| 121 | }
|
---|
| 122 | nextcount = cp0_count_read() + cp0_compare_value - drift;
|
---|
| 123 | cp0_compare_write(nextcount);
|
---|
[0287820] | 124 |
|
---|
[f619ec11] | 125 | /*
|
---|
| 126 | * We are holding a lock which prevents preemption.
|
---|
| 127 | * Release the lock, call clock() and reacquire the lock again.
|
---|
| 128 | */
|
---|
| 129 | spinlock_unlock(&irq->lock);
|
---|
[973be64e] | 130 | clock();
|
---|
[f619ec11] | 131 | spinlock_lock(&irq->lock);
|
---|
[7688b5d] | 132 |
|
---|
[8c84448] | 133 | if (virtual_timer_fnc != NULL)
|
---|
| 134 | virtual_timer_fnc();
|
---|
[973be64e] | 135 | }
|
---|
| 136 |
|
---|
| 137 | /* Initialize basic tables for exception dispatching */
|
---|
| 138 | void interrupt_init(void)
|
---|
| 139 | {
|
---|
[7688b5d] | 140 | irq_init(IRQ_COUNT, IRQ_COUNT);
|
---|
| 141 |
|
---|
| 142 | irq_initialize(&timer_irq);
|
---|
| 143 | timer_irq.devno = device_assign_devno();
|
---|
| 144 | timer_irq.inr = TIMER_IRQ;
|
---|
| 145 | timer_irq.claim = timer_claim;
|
---|
| 146 | timer_irq.handler = timer_irq_handler;
|
---|
| 147 | irq_register(&timer_irq);
|
---|
| 148 |
|
---|
[d6e5cbc] | 149 | timer_start();
|
---|
[7688b5d] | 150 | cp0_unmask_int(TIMER_IRQ);
|
---|
[5626277] | 151 | }
|
---|
[b45c443] | 152 |
|
---|
[9a5b556] | 153 | /** @}
|
---|
[b45c443] | 154 | */
|
---|