[f761f1eb] | 1 | /*
|
---|
[df4ed85] | 2 | * Copyright (c) 2003-2004 Jakub Jermar
|
---|
[f761f1eb] | 3 | * All rights reserved.
|
---|
| 4 | *
|
---|
| 5 | * Redistribution and use in source and binary forms, with or without
|
---|
| 6 | * modification, are permitted provided that the following conditions
|
---|
| 7 | * are met:
|
---|
| 8 | *
|
---|
| 9 | * - Redistributions of source code must retain the above copyright
|
---|
| 10 | * notice, this list of conditions and the following disclaimer.
|
---|
| 11 | * - Redistributions in binary form must reproduce the above copyright
|
---|
| 12 | * notice, this list of conditions and the following disclaimer in the
|
---|
| 13 | * documentation and/or other materials provided with the distribution.
|
---|
| 14 | * - The name of the author may not be used to endorse or promote products
|
---|
| 15 | * derived from this software without specific prior written permission.
|
---|
| 16 | *
|
---|
| 17 | * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
|
---|
| 18 | * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
|
---|
| 19 | * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
|
---|
| 20 | * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
|
---|
| 21 | * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
|
---|
| 22 | * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
|
---|
| 23 | * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
|
---|
| 24 | * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
|
---|
| 25 | * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
|
---|
| 26 | * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
|
---|
| 27 | */
|
---|
| 28 |
|
---|
[c5429fe] | 29 | /** @addtogroup kernel_mips32_interrupt
|
---|
[b45c443] | 30 | * @{
|
---|
| 31 | */
|
---|
| 32 | /** @file
|
---|
| 33 | */
|
---|
| 34 |
|
---|
[973be64e] | 35 | #include <interrupt.h>
|
---|
[f761f1eb] | 36 | #include <arch/interrupt.h>
|
---|
[d99c1d2] | 37 | #include <typedefs.h>
|
---|
[f761f1eb] | 38 | #include <arch.h>
|
---|
| 39 | #include <arch/cp0.h>
|
---|
| 40 | #include <time/clock.h>
|
---|
[5626277] | 41 | #include <ipc/sysipc.h>
|
---|
[7688b5d] | 42 |
|
---|
[da1bafb] | 43 | // TODO: This is SMP unsafe!!!
|
---|
| 44 |
|
---|
| 45 | uint32_t count_hi = 0;
|
---|
| 46 | static unsigned long nextcount;
|
---|
| 47 | static unsigned long lastcount;
|
---|
| 48 |
|
---|
[124bc22] | 49 | /** Table of interrupt handlers. */
|
---|
| 50 | int_handler_t int_handler[INTERRUPTS] = {};
|
---|
| 51 |
|
---|
[22f7769] | 52 | /** Disable interrupts.
|
---|
| 53 | *
|
---|
| 54 | * @return Old interrupt priority level.
|
---|
| 55 | */
|
---|
| 56 | ipl_t interrupts_disable(void)
|
---|
[f761f1eb] | 57 | {
|
---|
[22f7769] | 58 | ipl_t ipl = (ipl_t) cp0_status_read();
|
---|
| 59 | cp0_status_write(ipl & ~cp0_status_ie_enabled_bit);
|
---|
| 60 | return ipl;
|
---|
[f761f1eb] | 61 | }
|
---|
| 62 |
|
---|
[22f7769] | 63 | /** Enable interrupts.
|
---|
| 64 | *
|
---|
| 65 | * @return Old interrupt priority level.
|
---|
| 66 | */
|
---|
| 67 | ipl_t interrupts_enable(void)
|
---|
[f761f1eb] | 68 | {
|
---|
[22f7769] | 69 | ipl_t ipl = (ipl_t) cp0_status_read();
|
---|
| 70 | cp0_status_write(ipl | cp0_status_ie_enabled_bit);
|
---|
| 71 | return ipl;
|
---|
[f761f1eb] | 72 | }
|
---|
| 73 |
|
---|
[22f7769] | 74 | /** Restore interrupt priority level.
|
---|
| 75 | *
|
---|
| 76 | * @param ipl Saved interrupt priority level.
|
---|
| 77 | */
|
---|
| 78 | void interrupts_restore(ipl_t ipl)
|
---|
[f761f1eb] | 79 | {
|
---|
[22f7769] | 80 | cp0_status_write(cp0_status_read() | (ipl & cp0_status_ie_enabled_bit));
|
---|
[f761f1eb] | 81 | }
|
---|
| 82 |
|
---|
[22f7769] | 83 | /** Read interrupt priority level.
|
---|
| 84 | *
|
---|
| 85 | * @return Current interrupt priority level.
|
---|
| 86 | */
|
---|
| 87 | ipl_t interrupts_read(void)
|
---|
[f761f1eb] | 88 | {
|
---|
[76cec1e] | 89 | return cp0_status_read();
|
---|
[f761f1eb] | 90 | }
|
---|
| 91 |
|
---|
[b7aa7c5] | 92 | /** Check interrupts state.
|
---|
| 93 | *
|
---|
| 94 | * @return True if interrupts are disabled.
|
---|
| 95 | *
|
---|
| 96 | */
|
---|
| 97 | bool interrupts_disabled(void)
|
---|
| 98 | {
|
---|
| 99 | return !(cp0_status_read() & cp0_status_ie_enabled_bit);
|
---|
| 100 | }
|
---|
| 101 |
|
---|
[da1bafb] | 102 | /** Start hardware clock
|
---|
| 103 | *
|
---|
| 104 | */
|
---|
[d6e5cbc] | 105 | static void timer_start(void)
|
---|
| 106 | {
|
---|
[0287820] | 107 | lastcount = cp0_count_read();
|
---|
[d6e5cbc] | 108 | nextcount = cp0_compare_value + cp0_count_read();
|
---|
| 109 | cp0_compare_write(nextcount);
|
---|
| 110 | }
|
---|
| 111 |
|
---|
[124bc22] | 112 | static void timer_interrupt_handler(unsigned int intr)
|
---|
[973be64e] | 113 | {
|
---|
[8df2eab] | 114 | if (cp0_count_read() < lastcount)
|
---|
| 115 | /* Count overflow detected */
|
---|
[0287820] | 116 | count_hi++;
|
---|
[a35b458] | 117 |
|
---|
[8df2eab] | 118 | lastcount = cp0_count_read();
|
---|
[a35b458] | 119 |
|
---|
[da1bafb] | 120 | unsigned long drift = cp0_count_read() - nextcount;
|
---|
[d6e5cbc] | 121 | while (drift > cp0_compare_value) {
|
---|
| 122 | drift -= cp0_compare_value;
|
---|
| 123 | CPU->missed_clock_ticks++;
|
---|
| 124 | }
|
---|
[a35b458] | 125 |
|
---|
[d6e5cbc] | 126 | nextcount = cp0_count_read() + cp0_compare_value - drift;
|
---|
| 127 | cp0_compare_write(nextcount);
|
---|
[a35b458] | 128 |
|
---|
[973be64e] | 129 | clock();
|
---|
| 130 | }
|
---|
| 131 |
|
---|
| 132 | /* Initialize basic tables for exception dispatching */
|
---|
| 133 | void interrupt_init(void)
|
---|
| 134 | {
|
---|
[124bc22] | 135 | int_handler[INT_TIMER] = timer_interrupt_handler;
|
---|
[a35b458] | 136 |
|
---|
[d6e5cbc] | 137 | timer_start();
|
---|
[124bc22] | 138 | cp0_unmask_int(INT_TIMER);
|
---|
[5626277] | 139 | }
|
---|
[b45c443] | 140 |
|
---|
[9a5b556] | 141 | /** @}
|
---|
[b45c443] | 142 | */
|
---|