source: mainline/kernel/arch/mips32/src/interrupt.c@ 0095368

lfn serial ticket/834-toolchain-update topic/msim-upgrade topic/simplify-dev-export
Last change on this file since 0095368 was da1bafb, checked in by Martin Decky <martin@…>, 16 years ago

major code revision

  • replace spinlocks taken with interrupts disabled with irq_spinlocks
  • change spacing (not indendation) to be tab-size independent
  • use unsigned integer types where appropriate (especially bit flags)
  • visual separation
  • remove argument names in function prototypes
  • string changes
  • correct some formating directives
  • replace various cryptic single-character variables (t, a, m, c, b, etc.) with proper identifiers (thread, task, timeout, as, itm, itc, etc.)
  • unify some assembler constructs
  • unused page table levels are now optimized out in compile time
  • replace several ints (with boolean semantics) with bools
  • use specifically sized types instead of generic types where appropriate (size_t, uint32_t, btree_key_t)
  • improve comments
  • split asserts with conjuction into multiple independent asserts
  • Property mode set to 100644
File size: 4.1 KB
RevLine 
[f761f1eb]1/*
[df4ed85]2 * Copyright (c) 2003-2004 Jakub Jermar
[f761f1eb]3 * All rights reserved.
4 *
5 * Redistribution and use in source and binary forms, with or without
6 * modification, are permitted provided that the following conditions
7 * are met:
8 *
9 * - Redistributions of source code must retain the above copyright
10 * notice, this list of conditions and the following disclaimer.
11 * - Redistributions in binary form must reproduce the above copyright
12 * notice, this list of conditions and the following disclaimer in the
13 * documentation and/or other materials provided with the distribution.
14 * - The name of the author may not be used to endorse or promote products
15 * derived from this software without specific prior written permission.
16 *
17 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
18 * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
19 * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
20 * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
21 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
22 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
23 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
24 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
25 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
26 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
27 */
28
[9a5b556]29/** @addtogroup mips32interrupt
[b45c443]30 * @{
31 */
32/** @file
33 */
34
[973be64e]35#include <interrupt.h>
[f761f1eb]36#include <arch/interrupt.h>
[d99c1d2]37#include <typedefs.h>
[f761f1eb]38#include <arch.h>
39#include <arch/cp0.h>
40#include <time/clock.h>
[5626277]41#include <ipc/sysipc.h>
[7688b5d]42#include <ddi/device.h>
43
[7f341820]44#define IRQ_COUNT 8
45#define TIMER_IRQ 7
46#define DORDER_IRQ 5
[7688b5d]47
[8c84448]48function virtual_timer_fnc = NULL;
[7688b5d]49static irq_t timer_irq;
[5626277]50
[da1bafb]51// TODO: This is SMP unsafe!!!
52
53uint32_t count_hi = 0;
54static unsigned long nextcount;
55static unsigned long lastcount;
56
[22f7769]57/** Disable interrupts.
58 *
59 * @return Old interrupt priority level.
60 */
61ipl_t interrupts_disable(void)
[f761f1eb]62{
[22f7769]63 ipl_t ipl = (ipl_t) cp0_status_read();
64 cp0_status_write(ipl & ~cp0_status_ie_enabled_bit);
65 return ipl;
[f761f1eb]66}
67
[22f7769]68/** Enable interrupts.
69 *
70 * @return Old interrupt priority level.
71 */
72ipl_t interrupts_enable(void)
[f761f1eb]73{
[22f7769]74 ipl_t ipl = (ipl_t) cp0_status_read();
75 cp0_status_write(ipl | cp0_status_ie_enabled_bit);
76 return ipl;
[f761f1eb]77}
78
[22f7769]79/** Restore interrupt priority level.
80 *
81 * @param ipl Saved interrupt priority level.
82 */
83void interrupts_restore(ipl_t ipl)
[f761f1eb]84{
[22f7769]85 cp0_status_write(cp0_status_read() | (ipl & cp0_status_ie_enabled_bit));
[f761f1eb]86}
87
[22f7769]88/** Read interrupt priority level.
89 *
90 * @return Current interrupt priority level.
91 */
92ipl_t interrupts_read(void)
[f761f1eb]93{
[76cec1e]94 return cp0_status_read();
[f761f1eb]95}
96
[b7aa7c5]97/** Check interrupts state.
98 *
99 * @return True if interrupts are disabled.
100 *
101 */
102bool interrupts_disabled(void)
103{
104 return !(cp0_status_read() & cp0_status_ie_enabled_bit);
105}
106
[da1bafb]107/** Start hardware clock
108 *
109 */
[d6e5cbc]110static void timer_start(void)
111{
[0287820]112 lastcount = cp0_count_read();
[d6e5cbc]113 nextcount = cp0_compare_value + cp0_count_read();
114 cp0_compare_write(nextcount);
115}
116
[c9b550b]117static irq_ownership_t timer_claim(irq_t *irq)
[7688b5d]118{
119 return IRQ_ACCEPT;
120}
121
[6cd9aa6]122static void timer_irq_handler(irq_t *irq)
[973be64e]123{
[8df2eab]124 if (cp0_count_read() < lastcount)
125 /* Count overflow detected */
[0287820]126 count_hi++;
[da1bafb]127
[8df2eab]128 lastcount = cp0_count_read();
[0287820]129
[da1bafb]130 unsigned long drift = cp0_count_read() - nextcount;
[d6e5cbc]131 while (drift > cp0_compare_value) {
132 drift -= cp0_compare_value;
133 CPU->missed_clock_ticks++;
134 }
[da1bafb]135
[d6e5cbc]136 nextcount = cp0_count_read() + cp0_compare_value - drift;
137 cp0_compare_write(nextcount);
[0287820]138
[f619ec11]139 /*
140 * We are holding a lock which prevents preemption.
141 * Release the lock, call clock() and reacquire the lock again.
142 */
[da1bafb]143 irq_spinlock_unlock(&irq->lock, false);
[973be64e]144 clock();
[da1bafb]145 irq_spinlock_lock(&irq->lock, false);
[7688b5d]146
[8c84448]147 if (virtual_timer_fnc != NULL)
148 virtual_timer_fnc();
[973be64e]149}
150
151/* Initialize basic tables for exception dispatching */
152void interrupt_init(void)
153{
[7688b5d]154 irq_init(IRQ_COUNT, IRQ_COUNT);
155
156 irq_initialize(&timer_irq);
157 timer_irq.devno = device_assign_devno();
158 timer_irq.inr = TIMER_IRQ;
159 timer_irq.claim = timer_claim;
160 timer_irq.handler = timer_irq_handler;
161 irq_register(&timer_irq);
162
[d6e5cbc]163 timer_start();
[7688b5d]164 cp0_unmask_int(TIMER_IRQ);
[5626277]165}
[b45c443]166
[9a5b556]167/** @}
[b45c443]168 */
Note: See TracBrowser for help on using the repository browser.