source: mainline/kernel/arch/mips32/src/exception.c@ 214ec25c

lfn serial ticket/834-toolchain-update topic/msim-upgrade topic/simplify-dev-export
Last change on this file since 214ec25c was 214ec25c, checked in by Martin Decky <martin@…>, 15 years ago

use unsigned integers for exception and interrupt numbers

  • Property mode set to 100644
File size: 5.4 KB
RevLine 
[f761f1eb]1/*
[df4ed85]2 * Copyright (c) 2003-2004 Jakub Jermar
[f761f1eb]3 * All rights reserved.
4 *
5 * Redistribution and use in source and binary forms, with or without
6 * modification, are permitted provided that the following conditions
7 * are met:
8 *
9 * - Redistributions of source code must retain the above copyright
10 * notice, this list of conditions and the following disclaimer.
11 * - Redistributions in binary form must reproduce the above copyright
12 * notice, this list of conditions and the following disclaimer in the
13 * documentation and/or other materials provided with the distribution.
14 * - The name of the author may not be used to endorse or promote products
15 * derived from this software without specific prior written permission.
16 *
17 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
18 * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
19 * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
20 * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
21 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
22 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
23 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
24 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
25 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
26 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
27 */
28
[da1bafb]29/** @addtogroup mips32
[b45c443]30 * @{
31 */
32/** @file
33 */
34
[f761f1eb]35#include <arch/exception.h>
[9c0a9b3]36#include <arch/interrupt.h>
[b3f8fb7]37#include <arch/mm/tlb.h>
[f761f1eb]38#include <panic.h>
39#include <arch/cp0.h>
[d99c1d2]40#include <typedefs.h>
[f761f1eb]41#include <arch.h>
[623ba26c]42#include <debug.h>
[1084a784]43#include <proc/thread.h>
[7a8c866a]44#include <print.h>
45#include <interrupt.h>
[e07fe0c]46#include <func.h>
[7688b5d]47#include <ddi/irq.h>
[5bb8e45]48#include <arch/debugger.h>
[e2b762ec]49#include <symtab.h>
50
[a000878c]51static const char *exctable[] = {
[2f40fe4]52 "Interrupt",
53 "TLB Modified",
54 "TLB Invalid",
55 "TLB Invalid Store",
56 "Address Error - load/instr. fetch",
57 "Address Error - store",
58 "Bus Error - fetch instruction",
59 "Bus Error - data reference",
60 "Syscall",
61 "BreakPoint",
62 "Reserved Instruction",
63 "Coprocessor Unusable",
64 "Arithmetic Overflow",
65 "Trap",
66 "Virtual Coherency - instruction",
67 "Floating Point",
68 NULL, NULL, NULL, NULL, NULL, NULL, NULL,
[da1bafb]69 "WatchHi/WatchLo", /* 23 */
[2f40fe4]70 NULL, NULL, NULL, NULL, NULL, NULL, NULL,
71 "Virtual Coherency - data",
[7a8c866a]72};
73
[25d7709]74static void print_regdump(istate_t *istate)
[7a8c866a]75{
[da1bafb]76 printf("PC: %#x(%s) RA: %#x(%s), SP(%p)\n", istate->epc,
77 symtab_fmt_name_lookup(istate->epc), istate->ra,
78 symtab_fmt_name_lookup(istate->ra), istate->sp);
[7a8c866a]79}
80
[214ec25c]81static void unhandled_exception(unsigned int n, istate_t *istate)
[7a8c866a]82{
[f651e80]83 fault_if_from_uspace(istate, "Unhandled exception %s.", exctable[n]);
[874621f]84
[25d7709]85 print_regdump(istate);
[f651e80]86 panic("Unhandled exception %s.", exctable[n]);
[7a8c866a]87}
88
[214ec25c]89static void reserved_instr_exception(unsigned int n, istate_t *istate)
[3b712407]90{
[a000878c]91 if (*((uint32_t *) istate->epc) == 0x7c03e83b) {
[3b712407]92 ASSERT(THREAD);
93 istate->epc += 4;
94 istate->v1 = istate->k1;
[a000878c]95 } else
[5201199]96 unhandled_exception(n, istate);
[3b712407]97}
98
[214ec25c]99static void breakpoint_exception(unsigned int n, istate_t *istate)
[7a8c866a]100{
[5bb8e45]101#ifdef CONFIG_DEBUG
[25d7709]102 debugger_bpoint(istate);
[5bb8e45]103#else
[7a8c866a]104 /* it is necessary to not re-execute BREAK instruction after
105 returning from Exception handler
106 (see page 138 in R4000 Manual for more information) */
[25d7709]107 istate->epc += 4;
[5bb8e45]108#endif
[7a8c866a]109}
110
[214ec25c]111static void tlbmod_exception(unsigned int n, istate_t *istate)
[7a8c866a]112{
[25d7709]113 tlb_modified(istate);
[7a8c866a]114}
115
[214ec25c]116static void tlbinv_exception(unsigned int n, istate_t *istate)
[7a8c866a]117{
[25d7709]118 tlb_invalid(istate);
[7a8c866a]119}
120
[5a95b25]121#ifdef CONFIG_FPU_LAZY
[214ec25c]122static void cpuns_exception(unsigned int n, istate_t *istate)
[7a8c866a]123{
124 if (cp0_cause_coperr(cp0_cause_read()) == fpu_cop_id)
125 scheduler_fpu_lazy_request();
[874621f]126 else {
[f651e80]127 fault_if_from_uspace(istate, "Unhandled Coprocessor Unusable Exception.");
128 panic("Unhandled Coprocessor Unusable Exception.");
[874621f]129 }
[7a8c866a]130}
[5a95b25]131#endif
[7a8c866a]132
[214ec25c]133static void interrupt_exception(unsigned int n, istate_t *istate)
[7a8c866a]134{
[da1bafb]135 /* Decode interrupt number and process the interrupt */
136 uint32_t cause = (cp0_cause_read() >> 8) & 0xff;
[7a8c866a]137
[da1bafb]138 unsigned int i;
[7688b5d]139 for (i = 0; i < 8; i++) {
140 if (cause & (1 << i)) {
141 irq_t *irq = irq_dispatch_and_lock(i);
142 if (irq) {
143 /*
144 * The IRQ handler was found.
145 */
[6cd9aa6]146 irq->handler(irq);
[da1bafb]147 irq_spinlock_unlock(&irq->lock, false);
[7688b5d]148 } else {
149 /*
150 * Spurious interrupt.
151 */
152#ifdef CONFIG_DEBUG
[214ec25c]153 printf("cpu%u: spurious interrupt (inum=%u)\n",
[6cd9aa6]154 CPU->id, i);
[7688b5d]155#endif
156 }
157 }
158 }
[7a8c866a]159}
160
[1b109cb]161/** Handle syscall userspace call */
[214ec25c]162static void syscall_exception(unsigned int n, istate_t *istate)
[f761f1eb]163{
[f651e80]164 panic("Syscall is handled through shortcut.");
[f761f1eb]165}
[7a8c866a]166
167void exception_init(void)
168{
[b3b7e14a]169 unsigned int i;
[da1bafb]170
[7a8c866a]171 /* Clear exception table */
[7688b5d]172 for (i = 0; i < IVT_ITEMS; i++)
[b3b7e14a]173 exc_register(i, "undef", false,
174 (iroutine_t) unhandled_exception);
175
176 exc_register(EXC_Bp, "bkpoint", true,
177 (iroutine_t) breakpoint_exception);
178 exc_register(EXC_RI, "resinstr", true,
179 (iroutine_t) reserved_instr_exception);
180 exc_register(EXC_Mod, "tlb_mod", true,
181 (iroutine_t) tlbmod_exception);
182 exc_register(EXC_TLBL, "tlbinvl", true,
183 (iroutine_t) tlbinv_exception);
184 exc_register(EXC_TLBS, "tlbinvl", true,
185 (iroutine_t) tlbinv_exception);
186 exc_register(EXC_Int, "interrupt", true,
187 (iroutine_t) interrupt_exception);
[7688b5d]188
[7a8c866a]189#ifdef CONFIG_FPU_LAZY
[b3b7e14a]190 exc_register(EXC_CpU, "cpunus", true,
191 (iroutine_t) cpuns_exception);
[7a8c866a]192#endif
[b3b7e14a]193
194 exc_register(EXC_Sys, "syscall", true,
195 (iroutine_t) syscall_exception);
[7a8c866a]196}
[b45c443]197
[3c5006a0]198/** @}
[b45c443]199 */
Note: See TracBrowser for help on using the repository browser.