source: mainline/kernel/arch/mips32/src/exception.c@ 11675207

lfn serial ticket/834-toolchain-update topic/msim-upgrade topic/simplify-dev-export
Last change on this file since 11675207 was 11675207, checked in by jermar <jermar@…>, 17 years ago

Move everything to kernel/.

  • Property mode set to 100644
File size: 4.9 KB
RevLine 
[f761f1eb]1/*
[178ec7b]2 * Copyright (C) 2003-2004 Jakub Jermar
[f761f1eb]3 * All rights reserved.
4 *
5 * Redistribution and use in source and binary forms, with or without
6 * modification, are permitted provided that the following conditions
7 * are met:
8 *
9 * - Redistributions of source code must retain the above copyright
10 * notice, this list of conditions and the following disclaimer.
11 * - Redistributions in binary form must reproduce the above copyright
12 * notice, this list of conditions and the following disclaimer in the
13 * documentation and/or other materials provided with the distribution.
14 * - The name of the author may not be used to endorse or promote products
15 * derived from this software without specific prior written permission.
16 *
17 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
18 * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
19 * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
20 * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
21 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
22 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
23 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
24 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
25 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
26 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
27 */
28
[3c5006a0]29/** @addtogroup mips32
[b45c443]30 * @{
31 */
32/** @file
33 */
34
[f761f1eb]35#include <arch/exception.h>
[9c0a9b3]36#include <arch/interrupt.h>
[f761f1eb]37#include <panic.h>
38#include <arch/cp0.h>
39#include <arch/types.h>
40#include <arch.h>
[623ba26c]41#include <debug.h>
[1084a784]42#include <proc/thread.h>
[7a8c866a]43#include <symtab.h>
44#include <print.h>
45#include <interrupt.h>
[e07fe0c]46#include <func.h>
47#include <console/kconsole.h>
[5bb8e45]48#include <arch/debugger.h>
[7a8c866a]49
50static char * exctable[] = {
[2f40fe4]51 "Interrupt",
52 "TLB Modified",
53 "TLB Invalid",
54 "TLB Invalid Store",
55 "Address Error - load/instr. fetch",
56 "Address Error - store",
57 "Bus Error - fetch instruction",
58 "Bus Error - data reference",
59 "Syscall",
60 "BreakPoint",
61 "Reserved Instruction",
62 "Coprocessor Unusable",
63 "Arithmetic Overflow",
64 "Trap",
65 "Virtual Coherency - instruction",
66 "Floating Point",
67 NULL, NULL, NULL, NULL, NULL, NULL, NULL,
68 "WatchHi/WatchLo", /* 23 */
69 NULL, NULL, NULL, NULL, NULL, NULL, NULL,
70 "Virtual Coherency - data",
[7a8c866a]71};
72
[25d7709]73static void print_regdump(istate_t *istate)
[7a8c866a]74{
75 char *pcsymbol = "";
76 char *rasymbol = "";
77
[25d7709]78 char *s = get_symtab_entry(istate->epc);
[7a8c866a]79 if (s)
80 pcsymbol = s;
[25d7709]81 s = get_symtab_entry(istate->ra);
[7a8c866a]82 if (s)
83 rasymbol = s;
84
[cf85e24c]85 printf("PC: %#x(%s) RA: %#x(%s), SP(%p)\n", istate->epc, pcsymbol, istate->ra, rasymbol, istate->sp);
[7a8c866a]86}
87
[25d7709]88static void unhandled_exception(int n, istate_t *istate)
[7a8c866a]89{
[874621f]90 fault_if_from_uspace(istate, "unhandled exception %s", exctable[n]);
91
[25d7709]92 print_regdump(istate);
[7a8c866a]93 panic("unhandled exception %s\n", exctable[n]);
94}
95
[3b712407]96static void reserved_instr_exception(int n, istate_t *istate)
97{
[7f1c620]98 if (*((uint32_t *)istate->epc) == 0x7c03e83b) {
[3b712407]99 ASSERT(THREAD);
100 istate->epc += 4;
101 istate->v1 = istate->k1;
[5201199]102 } else
103 unhandled_exception(n, istate);
[3b712407]104}
105
[25d7709]106static void breakpoint_exception(int n, istate_t *istate)
[7a8c866a]107{
[5bb8e45]108#ifdef CONFIG_DEBUG
[25d7709]109 debugger_bpoint(istate);
[5bb8e45]110#else
[7a8c866a]111 /* it is necessary to not re-execute BREAK instruction after
112 returning from Exception handler
113 (see page 138 in R4000 Manual for more information) */
[25d7709]114 istate->epc += 4;
[5bb8e45]115#endif
[7a8c866a]116}
117
[25d7709]118static void tlbmod_exception(int n, istate_t *istate)
[7a8c866a]119{
[25d7709]120 tlb_modified(istate);
[7a8c866a]121}
122
[25d7709]123static void tlbinv_exception(int n, istate_t *istate)
[7a8c866a]124{
[25d7709]125 tlb_invalid(istate);
[7a8c866a]126}
127
[5a95b25]128#ifdef CONFIG_FPU_LAZY
[25d7709]129static void cpuns_exception(int n, istate_t *istate)
[7a8c866a]130{
131 if (cp0_cause_coperr(cp0_cause_read()) == fpu_cop_id)
132 scheduler_fpu_lazy_request();
[874621f]133 else {
134 fault_if_from_uspace(istate, "unhandled Coprocessor Unusable Exception");
[7a8c866a]135 panic("unhandled Coprocessor Unusable Exception\n");
[874621f]136 }
[7a8c866a]137}
[5a95b25]138#endif
[7a8c866a]139
[25d7709]140static void interrupt_exception(int n, istate_t *istate)
[7a8c866a]141{
[7f1c620]142 uint32_t cause;
[7a8c866a]143 int i;
144
145 /* decode interrupt number and process the interrupt */
146 cause = (cp0_cause_read() >> 8) &0xff;
147
148 for (i = 0; i < 8; i++)
149 if (cause & (1 << i))
[25d7709]150 exc_dispatch(i+INT_OFFSET, istate);
[7a8c866a]151}
152
[1b109cb]153/** Handle syscall userspace call */
154static void syscall_exception(int n, istate_t *istate)
[f761f1eb]155{
[1b109cb]156 panic("Syscall is handled through shortcut");
[f761f1eb]157}
[7a8c866a]158
159void exception_init(void)
160{
161 int i;
162
163 /* Clear exception table */
164 for (i=0;i < IVT_ITEMS; i++)
[49a39c2]165 exc_register(i, "undef", (iroutine) unhandled_exception);
166 exc_register(EXC_Bp, "bkpoint", (iroutine) breakpoint_exception);
[3b712407]167 exc_register(EXC_RI, "resinstr", (iroutine) reserved_instr_exception);
[49a39c2]168 exc_register(EXC_Mod, "tlb_mod", (iroutine) tlbmod_exception);
169 exc_register(EXC_TLBL, "tlbinvl", (iroutine) tlbinv_exception);
170 exc_register(EXC_TLBS, "tlbinvl", (iroutine) tlbinv_exception);
171 exc_register(EXC_Int, "interrupt", (iroutine) interrupt_exception);
[7a8c866a]172#ifdef CONFIG_FPU_LAZY
[49a39c2]173 exc_register(EXC_CpU, "cpunus", (iroutine) cpuns_exception);
[7a8c866a]174#endif
[49a39c2]175 exc_register(EXC_Sys, "syscall", (iroutine) syscall_exception);
[7a8c866a]176}
[b45c443]177
[3c5006a0]178/** @}
[b45c443]179 */
Note: See TracBrowser for help on using the repository browser.