[f761f1eb] | 1 | /*
|
---|
[df4ed85] | 2 | * Copyright (c) 2003-2004 Jakub Jermar
|
---|
[f761f1eb] | 3 | * All rights reserved.
|
---|
| 4 | *
|
---|
| 5 | * Redistribution and use in source and binary forms, with or without
|
---|
| 6 | * modification, are permitted provided that the following conditions
|
---|
| 7 | * are met:
|
---|
| 8 | *
|
---|
| 9 | * - Redistributions of source code must retain the above copyright
|
---|
| 10 | * notice, this list of conditions and the following disclaimer.
|
---|
| 11 | * - Redistributions in binary form must reproduce the above copyright
|
---|
| 12 | * notice, this list of conditions and the following disclaimer in the
|
---|
| 13 | * documentation and/or other materials provided with the distribution.
|
---|
| 14 | * - The name of the author may not be used to endorse or promote products
|
---|
| 15 | * derived from this software without specific prior written permission.
|
---|
| 16 | *
|
---|
| 17 | * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
|
---|
| 18 | * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
|
---|
| 19 | * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
|
---|
| 20 | * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
|
---|
| 21 | * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
|
---|
| 22 | * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
|
---|
| 23 | * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
|
---|
| 24 | * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
|
---|
| 25 | * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
|
---|
| 26 | * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
|
---|
| 27 | */
|
---|
| 28 |
|
---|
[e2d97d7] | 29 | /** @addtogroup mips32mm
|
---|
[b45c443] | 30 | * @{
|
---|
| 31 | */
|
---|
| 32 | /** @file
|
---|
| 33 | */
|
---|
| 34 |
|
---|
[06e1e95] | 35 | #ifndef KERN_mips32_TLB_H_
|
---|
| 36 | #define KERN_mips32_TLB_H_
|
---|
[f761f1eb] | 37 |
|
---|
[edebc15c] | 38 | #include <typedefs.h>
|
---|
| 39 | #include <arch/mm/asid.h>
|
---|
[909c6e3] | 40 | #include <arch/exception.h>
|
---|
[7a0359b] | 41 | #include <trace.h>
|
---|
[909c6e3] | 42 |
|
---|
[ba5cff5] | 43 | #if defined(PROCESSOR_R4000)
|
---|
[e2d97d7] | 44 | #define TLB_ENTRY_COUNT 48
|
---|
[d704d7f] | 45 | #define TLB_INDEX_BITS 6
|
---|
[ba5cff5] | 46 | #elif defined(PROCESSOR_4Kc)
|
---|
| 47 | #define TLB_ENTRY_COUNT 16
|
---|
[d704d7f] | 48 | #define TLB_INDEX_BITS 4
|
---|
[ba5cff5] | 49 | #else
|
---|
| 50 | #error Please define TLB_ENTRY_COUNT for the target processor.
|
---|
| 51 | #endif
|
---|
[ce031f0] | 52 |
|
---|
[e2d97d7] | 53 | #define TLB_WIRED 1
|
---|
| 54 | #define TLB_KSTACK_WIRED_INDEX 0
|
---|
[ce031f0] | 55 |
|
---|
[e2d97d7] | 56 | #define TLB_PAGE_MASK_4K (0x000 << 13)
|
---|
| 57 | #define TLB_PAGE_MASK_16K (0x003 << 13)
|
---|
| 58 | #define TLB_PAGE_MASK_64K (0x00f << 13)
|
---|
| 59 | #define TLB_PAGE_MASK_256K (0x03f << 13)
|
---|
| 60 | #define TLB_PAGE_MASK_1M (0x0ff << 13)
|
---|
| 61 | #define TLB_PAGE_MASK_4M (0x3ff << 13)
|
---|
| 62 | #define TLB_PAGE_MASK_16M (0xfff << 13)
|
---|
[ce031f0] | 63 |
|
---|
[e2d97d7] | 64 | #define PAGE_UNCACHED 2
|
---|
| 65 | #define PAGE_CACHEABLE_EXC_WRITE 5
|
---|
[a1a03f9] | 66 |
|
---|
[b3f8fb7] | 67 | typedef union {
|
---|
[cc205f1] | 68 | struct {
|
---|
[aac12264] | 69 | #ifdef __BE__
|
---|
[e2d97d7] | 70 | unsigned : 2; /* zero */
|
---|
| 71 | unsigned pfn : 24; /* frame number */
|
---|
| 72 | unsigned c : 3; /* cache coherency attribute */
|
---|
| 73 | unsigned d : 1; /* dirty/write-protect bit */
|
---|
| 74 | unsigned v : 1; /* valid bit */
|
---|
| 75 | unsigned g : 1; /* global bit */
|
---|
[f15fe51] | 76 | #else
|
---|
[e2d97d7] | 77 | unsigned g : 1; /* global bit */
|
---|
| 78 | unsigned v : 1; /* valid bit */
|
---|
| 79 | unsigned d : 1; /* dirty/write-protect bit */
|
---|
| 80 | unsigned c : 3; /* cache coherency attribute */
|
---|
| 81 | unsigned pfn : 24; /* frame number */
|
---|
| 82 | unsigned : 2; /* zero */
|
---|
[f15fe51] | 83 | #endif
|
---|
[cc205f1] | 84 | } __attribute__ ((packed));
|
---|
[7f1c620] | 85 | uint32_t value;
|
---|
[b3f8fb7] | 86 | } entry_lo_t;
|
---|
| 87 |
|
---|
| 88 | typedef union {
|
---|
[cc205f1] | 89 | struct {
|
---|
[aac12264] | 90 | #ifdef __BE__
|
---|
[f15fe51] | 91 | unsigned vpn2 : 19;
|
---|
| 92 | unsigned : 5;
|
---|
| 93 | unsigned asid : 8;
|
---|
| 94 | #else
|
---|
[cc205f1] | 95 | unsigned asid : 8;
|
---|
| 96 | unsigned : 5;
|
---|
| 97 | unsigned vpn2 : 19;
|
---|
[f15fe51] | 98 | #endif
|
---|
[cc205f1] | 99 | } __attribute__ ((packed));
|
---|
[7f1c620] | 100 | uint32_t value;
|
---|
[b3f8fb7] | 101 | } entry_hi_t;
|
---|
[cc205f1] | 102 |
|
---|
[b3f8fb7] | 103 | typedef union {
|
---|
[cc205f1] | 104 | struct {
|
---|
[aac12264] | 105 | #ifdef __BE__
|
---|
[f15fe51] | 106 | unsigned : 7;
|
---|
| 107 | unsigned mask : 12;
|
---|
| 108 | unsigned : 13;
|
---|
| 109 | #else
|
---|
[cc205f1] | 110 | unsigned : 13;
|
---|
| 111 | unsigned mask : 12;
|
---|
| 112 | unsigned : 7;
|
---|
[f15fe51] | 113 | #endif
|
---|
[cc205f1] | 114 | } __attribute__ ((packed));
|
---|
[7f1c620] | 115 | uint32_t value;
|
---|
[b3f8fb7] | 116 | } page_mask_t;
|
---|
[cc205f1] | 117 |
|
---|
[b3f8fb7] | 118 | typedef union {
|
---|
[cc205f1] | 119 | struct {
|
---|
[aac12264] | 120 | #ifdef __BE__
|
---|
[f15fe51] | 121 | unsigned p : 1;
|
---|
[d704d7f] | 122 | unsigned : 32 - TLB_INDEX_BITS - 1;
|
---|
| 123 | unsigned index : TLB_INDEX_BITS;
|
---|
[f15fe51] | 124 | #else
|
---|
[d704d7f] | 125 | unsigned index : TLB_INDEX_BITS;
|
---|
| 126 | unsigned : 32 - TLB_INDEX_BITS - 1;
|
---|
[cc205f1] | 127 | unsigned p : 1;
|
---|
[f15fe51] | 128 | #endif
|
---|
[cc205f1] | 129 | } __attribute__ ((packed));
|
---|
[7f1c620] | 130 | uint32_t value;
|
---|
[b3f8fb7] | 131 | } tlb_index_t;
|
---|
[cc205f1] | 132 |
|
---|
[38a1a84] | 133 | /** Probe TLB for Matching Entry
|
---|
| 134 | *
|
---|
| 135 | * Probe TLB for Matching Entry.
|
---|
| 136 | */
|
---|
[7a0359b] | 137 | NO_TRACE static inline void tlbp(void)
|
---|
[38a1a84] | 138 | {
|
---|
[e7b7be3f] | 139 | asm volatile ("tlbp\n\t");
|
---|
[38a1a84] | 140 | }
|
---|
| 141 |
|
---|
[a1a03f9] | 142 |
|
---|
[ce031f0] | 143 | /** Read Indexed TLB Entry
|
---|
| 144 | *
|
---|
| 145 | * Read Indexed TLB Entry.
|
---|
| 146 | */
|
---|
[7a0359b] | 147 | NO_TRACE static inline void tlbr(void)
|
---|
[ce031f0] | 148 | {
|
---|
[e7b7be3f] | 149 | asm volatile ("tlbr\n\t");
|
---|
[ce031f0] | 150 | }
|
---|
| 151 |
|
---|
| 152 | /** Write Indexed TLB Entry
|
---|
| 153 | *
|
---|
| 154 | * Write Indexed TLB Entry.
|
---|
| 155 | */
|
---|
[7a0359b] | 156 | NO_TRACE static inline void tlbwi(void)
|
---|
[ce031f0] | 157 | {
|
---|
[e7b7be3f] | 158 | asm volatile ("tlbwi\n\t");
|
---|
[ce031f0] | 159 | }
|
---|
| 160 |
|
---|
| 161 | /** Write Random TLB Entry
|
---|
| 162 | *
|
---|
| 163 | * Write Random TLB Entry.
|
---|
| 164 | */
|
---|
[7a0359b] | 165 | NO_TRACE static inline void tlbwr(void)
|
---|
[ce031f0] | 166 | {
|
---|
[e7b7be3f] | 167 | asm volatile ("tlbwr\n\t");
|
---|
[ce031f0] | 168 | }
|
---|
| 169 |
|
---|
[e2d97d7] | 170 | #define tlb_invalidate(asid) tlb_invalidate_asid(asid)
|
---|
[dd14cced] | 171 |
|
---|
[25d7709] | 172 | extern void tlb_invalid(istate_t *istate);
|
---|
| 173 | extern void tlb_refill(istate_t *istate);
|
---|
| 174 | extern void tlb_modified(istate_t *istate);
|
---|
[edebc15c] | 175 | extern void tlb_prepare_entry_lo(entry_lo_t *lo, bool g, bool v, bool d, bool cacheable, uintptr_t pfn);
|
---|
| 176 | extern void tlb_prepare_entry_hi(entry_hi_t *hi, asid_t asid, uintptr_t addr);
|
---|
[f761f1eb] | 177 |
|
---|
| 178 | #endif
|
---|
[b45c443] | 179 |
|
---|
[2f40fe4] | 180 | /** @}
|
---|
[b45c443] | 181 | */
|
---|