source: mainline/kernel/arch/mips32/include/mm/page.h@ 06e1e95

lfn serial ticket/834-toolchain-update topic/msim-upgrade topic/simplify-dev-export
Last change on this file since 06e1e95 was 06e1e95, checked in by Jakub Jermar <jakub@…>, 19 years ago

C99 compliant header guards (hopefully) everywhere in the kernel.
Formatting and indentation changes.
Small improvements in sparc64.

  • Property mode set to 100644
File size: 5.0 KB
RevLine 
[f761f1eb]1/*
[178ec7b]2 * Copyright (C) 2003-2004 Jakub Jermar
[f761f1eb]3 * All rights reserved.
4 *
5 * Redistribution and use in source and binary forms, with or without
6 * modification, are permitted provided that the following conditions
7 * are met:
8 *
9 * - Redistributions of source code must retain the above copyright
10 * notice, this list of conditions and the following disclaimer.
11 * - Redistributions in binary form must reproduce the above copyright
12 * notice, this list of conditions and the following disclaimer in the
13 * documentation and/or other materials provided with the distribution.
14 * - The name of the author may not be used to endorse or promote products
15 * derived from this software without specific prior written permission.
16 *
17 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
18 * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
19 * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
20 * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
21 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
22 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
23 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
24 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
25 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
26 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
27 */
28
[a6dd361]29/** @addtogroup mips32mm
[b45c443]30 * @{
31 */
32/** @file
33 */
34
[06e1e95]35#ifndef KERN_mips32_PAGE_H_
36#define KERN_mips32_PAGE_H_
[f761f1eb]37
[d1f8a87]38#include <arch/mm/frame.h>
39
[086d4fd]40#define PAGE_WIDTH FRAME_WIDTH
[f761f1eb]41#define PAGE_SIZE FRAME_SIZE
42
[e84439a]43#ifndef __ASM__
[7f1c620]44# define KA2PA(x) (((uintptr_t) (x)) - 0x80000000)
45# define PA2KA(x) (((uintptr_t) (x)) + 0x80000000)
[e84439a]46#else
47# define KA2PA(x) ((x) - 0x80000000)
48# define PA2KA(x) ((x) + 0x80000000)
49#endif
[f761f1eb]50
[d1f8a87]51#ifdef KERNEL
52
[ff9f858]53/*
54 * Implementation of generic 4-level page table interface.
[a1a03f9]55 * NOTE: this implementation is under construction
56 *
57 * Page table layout:
58 * - 32-bit virtual addresses
59 * - Offset is 14 bits => pages are 16K long
[38a1a84]60 * - PTE's use similar format as CP0 EntryLo[01] registers => PTE is therefore 4 bytes long
[0882a9a]61 * - PTE's replace EntryLo v (valid) bit with p (present) bit
62 * - PTE's use only one bit to distinguish between cacheable and uncacheable mappings
63 * - PTE's define soft_valid field to ensure there is at least one 1 bit even if the p bit is cleared
[38a1a84]64 * - PTE's make use of CP0 EntryLo's two-bit reserved field for bit W (writable) and bit A (accessed)
[a1a03f9]65 * - PTL0 has 64 entries (6 bits)
66 * - PTL1 is not used
67 * - PTL2 is not used
68 * - PTL3 has 4096 entries (12 bits)
[ff9f858]69 */
[a1a03f9]70
[ecbdc724]71#define PTL0_ENTRIES_ARCH 64
72#define PTL1_ENTRIES_ARCH 0
73#define PTL2_ENTRIES_ARCH 0
74#define PTL3_ENTRIES_ARCH 4096
75
[a1a03f9]76#define PTL0_INDEX_ARCH(vaddr) ((vaddr)>>26)
[ff9f858]77#define PTL1_INDEX_ARCH(vaddr) 0
78#define PTL2_INDEX_ARCH(vaddr) 0
[b4b45210]79#define PTL3_INDEX_ARCH(vaddr) (((vaddr)>>14) & 0xfff)
[a1a03f9]80
[9ea8a7ca]81#define SET_PTL0_ADDRESS_ARCH(ptl0)
[ff9f858]82
[0882a9a]83#define GET_PTL1_ADDRESS_ARCH(ptl0, i) (((pte_t *)(ptl0))[(i)].pfn<<12)
[76cec1e]84#define GET_PTL2_ADDRESS_ARCH(ptl1, i) (ptl1)
85#define GET_PTL3_ADDRESS_ARCH(ptl2, i) (ptl2)
[0882a9a]86#define GET_FRAME_ADDRESS_ARCH(ptl3, i) (((pte_t *)(ptl3))[(i)].pfn<<12)
[ff9f858]87
[0882a9a]88#define SET_PTL1_ADDRESS_ARCH(ptl0, i, a) (((pte_t *)(ptl0))[(i)].pfn = (a)>>12)
[ff9f858]89#define SET_PTL2_ADDRESS_ARCH(ptl1, i, a)
90#define SET_PTL3_ADDRESS_ARCH(ptl2, i, a)
[0882a9a]91#define SET_FRAME_ADDRESS_ARCH(ptl3, i, a) (((pte_t *)(ptl3))[(i)].pfn = (a)>>12)
[ff9f858]92
[76cec1e]93#define GET_PTL1_FLAGS_ARCH(ptl0, i) get_pt_flags((pte_t *)(ptl0), (index_t)(i))
94#define GET_PTL2_FLAGS_ARCH(ptl1, i) PAGE_PRESENT
95#define GET_PTL3_FLAGS_ARCH(ptl2, i) PAGE_PRESENT
96#define GET_FRAME_FLAGS_ARCH(ptl3, i) get_pt_flags((pte_t *)(ptl3), (index_t)(i))
[ff9f858]97
[a1a03f9]98#define SET_PTL1_FLAGS_ARCH(ptl0, i, x) set_pt_flags((pte_t *)(ptl0), (index_t)(i), (x))
[ff9f858]99#define SET_PTL2_FLAGS_ARCH(ptl1, i, x)
100#define SET_PTL3_FLAGS_ARCH(ptl2, i, x)
[a1a03f9]101#define SET_FRAME_FLAGS_ARCH(ptl3, i, x) set_pt_flags((pte_t *)(ptl3), (index_t)(i), (x))
102
[7f1c620]103#define PTE_VALID_ARCH(pte) (*((uint32_t *) (pte)) != 0)
[d3e7ff4]104#define PTE_PRESENT_ARCH(pte) ((pte)->p != 0)
[d9e11ff2]105#define PTE_GET_FRAME_ARCH(pte) ((pte)->pfn<<12)
[fb84455]106#define PTE_WRITABLE_ARCH(pte) ((pte)->w != 0)
107#define PTE_EXECUTABLE_ARCH(pte) 1
[ecbdc724]108
[e84439a]109#ifndef __ASM__
110
111#include <arch/mm/tlb.h>
112#include <mm/page.h>
113#include <arch/mm/frame.h>
114#include <arch/types.h>
115
[a1a03f9]116static inline int get_pt_flags(pte_t *pt, index_t i)
117{
118 pte_t *p = &pt[i];
119
120 return (
[0882a9a]121 (p->cacheable<<PAGE_CACHEABLE_SHIFT) |
122 ((!p->p)<<PAGE_PRESENT_SHIFT) |
[a1a03f9]123 (1<<PAGE_USER_SHIFT) |
124 (1<<PAGE_READ_SHIFT) |
[38a1a84]125 ((p->w)<<PAGE_WRITE_SHIFT) |
[bfb87df]126 (1<<PAGE_EXEC_SHIFT) |
[0882a9a]127 (p->g<<PAGE_GLOBAL_SHIFT)
[a1a03f9]128 );
129
130}
131
132static inline void set_pt_flags(pte_t *pt, index_t i, int flags)
133{
134 pte_t *p = &pt[i];
135
[0882a9a]136 p->cacheable = (flags & PAGE_CACHEABLE) != 0;
137 p->p = !(flags & PAGE_NOT_PRESENT);
138 p->g = (flags & PAGE_GLOBAL) != 0;
[38a1a84]139 p->w = (flags & PAGE_WRITE) != 0;
[0882a9a]140
141 /*
142 * Ensure that valid entries have at least one bit set.
143 */
144 p->soft_valid = 1;
[a1a03f9]145}
146
147extern void page_arch_init(void);
[ff9f858]148
[e84439a]149#endif /* __ASM__ */
150
[d1f8a87]151#endif /* KERNEL */
152
[f761f1eb]153#endif
[b45c443]154
[a6dd361]155/** @}
[b45c443]156 */
Note: See TracBrowser for help on using the repository browser.