source: mainline/kernel/arch/mips32/include/cp0.h@ c7fbb90

lfn serial ticket/834-toolchain-update topic/msim-upgrade topic/simplify-dev-export
Last change on this file since c7fbb90 was 84f0a79, checked in by Jakub Jermar <jakub@…>, 14 years ago

Add missing volatile to inline assembly.
With this fix, the kconsole tlb command gives sensible results again.

  • Property mode set to 100644
File size: 3.6 KB
Line 
1/*
2 * Copyright (c) 2003-2004 Jakub Jermar
3 * All rights reserved.
4 *
5 * Redistribution and use in source and binary forms, with or without
6 * modification, are permitted provided that the following conditions
7 * are met:
8 *
9 * - Redistributions of source code must retain the above copyright
10 * notice, this list of conditions and the following disclaimer.
11 * - Redistributions in binary form must reproduce the above copyright
12 * notice, this list of conditions and the following disclaimer in the
13 * documentation and/or other materials provided with the distribution.
14 * - The name of the author may not be used to endorse or promote products
15 * derived from this software without specific prior written permission.
16 *
17 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
18 * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
19 * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
20 * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
21 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
22 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
23 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
24 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
25 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
26 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
27 */
28
29/** @addtogroup mips32
30 * @{
31 */
32/** @file
33 */
34
35#ifndef KERN_mips32_CP0_H_
36#define KERN_mips32_CP0_H_
37
38#ifdef KERNEL
39#include <typedefs.h>
40#else
41#include <sys/types.h>
42#endif
43
44#define cp0_status_ie_enabled_bit (1 << 0)
45#define cp0_status_exl_exception_bit (1 << 1)
46#define cp0_status_erl_error_bit (1 << 2)
47#define cp0_status_um_bit (1 << 4)
48#define cp0_status_bev_bootstrap_bit (1 << 22)
49#define cp0_status_fpu_bit (1 << 29)
50
51#define cp0_status_im_shift 8
52#define cp0_status_im_mask 0xff00
53
54#define cp0_cause_excno(cause) ((cause >> 2) & 0x1f)
55#define cp0_cause_coperr(cause) ((cause >> 28) & 0x3)
56
57#define fpu_cop_id 1
58
59/*
60 * Magic value for use in msim.
61 */
62#define cp0_compare_value 100000
63
64#define cp0_mask_all_int() cp0_status_write(cp0_status_read() & ~(cp0_status_im_mask))
65#define cp0_unmask_all_int() cp0_status_write(cp0_status_read() | cp0_status_im_mask)
66#define cp0_mask_int(it) cp0_status_write(cp0_status_read() & ~(1 << (cp0_status_im_shift + (it))))
67#define cp0_unmask_int(it) cp0_status_write(cp0_status_read() | (1 << (cp0_status_im_shift + (it))))
68
69#define GEN_READ_CP0(nm,reg) static inline uint32_t cp0_ ##nm##_read(void) \
70 { \
71 uint32_t retval; \
72 asm volatile ("mfc0 %0, $" #reg : "=r"(retval)); \
73 return retval; \
74 }
75
76#define GEN_WRITE_CP0(nm,reg) static inline void cp0_ ##nm##_write(uint32_t val) \
77 { \
78 asm volatile ("mtc0 %0, $" #reg : : "r"(val) ); \
79 }
80
81GEN_READ_CP0(index, 0);
82GEN_WRITE_CP0(index, 0);
83
84GEN_READ_CP0(random, 1);
85
86GEN_READ_CP0(entry_lo0, 2);
87GEN_WRITE_CP0(entry_lo0, 2);
88
89GEN_READ_CP0(entry_lo1, 3);
90GEN_WRITE_CP0(entry_lo1, 3);
91
92GEN_READ_CP0(context, 4);
93GEN_WRITE_CP0(context, 4);
94
95GEN_READ_CP0(pagemask, 5);
96GEN_WRITE_CP0(pagemask, 5);
97
98GEN_READ_CP0(wired, 6);
99GEN_WRITE_CP0(wired, 6);
100
101GEN_READ_CP0(badvaddr, 8);
102
103GEN_READ_CP0(count, 9);
104GEN_WRITE_CP0(count, 9);
105
106GEN_READ_CP0(entry_hi, 10);
107GEN_WRITE_CP0(entry_hi, 10);
108
109GEN_READ_CP0(compare, 11);
110GEN_WRITE_CP0(compare, 11);
111
112GEN_READ_CP0(status, 12);
113GEN_WRITE_CP0(status, 12);
114
115GEN_READ_CP0(cause, 13);
116GEN_WRITE_CP0(cause, 13);
117
118GEN_READ_CP0(epc, 14);
119GEN_WRITE_CP0(epc, 14);
120
121GEN_READ_CP0(prid, 15);
122
123#endif
124
125/** @}
126 */
Note: See TracBrowser for help on using the repository browser.