source: mainline/kernel/arch/mips32/include/arch/mm/page.h

Last change on this file was f5dd4a1, checked in by Jakub Jermar <jakub@…>, 6 years ago

Move most of msim-specific stuff under mach/msim

  • Property mode set to 100644
File size: 6.5 KB
RevLine 
[f761f1eb]1/*
[df4ed85]2 * Copyright (c) 2003-2004 Jakub Jermar
[f761f1eb]3 * All rights reserved.
4 *
5 * Redistribution and use in source and binary forms, with or without
6 * modification, are permitted provided that the following conditions
7 * are met:
8 *
9 * - Redistributions of source code must retain the above copyright
10 * notice, this list of conditions and the following disclaimer.
11 * - Redistributions in binary form must reproduce the above copyright
12 * notice, this list of conditions and the following disclaimer in the
13 * documentation and/or other materials provided with the distribution.
14 * - The name of the author may not be used to endorse or promote products
15 * derived from this software without specific prior written permission.
16 *
17 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
18 * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
19 * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
20 * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
21 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
22 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
23 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
24 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
25 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
26 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
27 */
28
[c5429fe]29/** @addtogroup kernel_mips32_mm
[b45c443]30 * @{
31 */
32/** @file
33 */
34
[06e1e95]35#ifndef KERN_mips32_PAGE_H_
36#define KERN_mips32_PAGE_H_
[f761f1eb]37
[d1f8a87]38#include <arch/mm/frame.h>
[7a0359b]39#include <trace.h>
[d1f8a87]40
[086d4fd]41#define PAGE_WIDTH FRAME_WIDTH
[f761f1eb]42#define PAGE_SIZE FRAME_SIZE
43
[53ad43c]44#ifndef __ASSEMBLER__
[f5dd4a1]45# define KSEG12PA(x) (((uintptr_t) (x)) - 0xa0000000)
[68d8736]46# define PA2KSEG1(x) (((uintptr_t) (x)) + 0xa0000000)
[b3f8fb7]47# define KA2PA(x) (((uintptr_t) (x)) - 0x80000000)
48# define PA2KA(x) (((uintptr_t) (x)) + 0x80000000)
[e84439a]49#else
[b3f8fb7]50# define KA2PA(x) ((x) - 0x80000000)
51# define PA2KA(x) ((x) + 0x80000000)
[e84439a]52#endif
[f761f1eb]53
[ff9f858]54/*
55 * Implementation of generic 4-level page table interface.
[1b20da0]56 *
[a1a03f9]57 * Page table layout:
58 * - 32-bit virtual addresses
59 * - Offset is 14 bits => pages are 16K long
[c03ee1c]60 * - PTE's use similar format as CP0 EntryLo[01] registers => PTE is therefore
61 * 4 bytes long
[0882a9a]62 * - PTE's replace EntryLo v (valid) bit with p (present) bit
[c03ee1c]63 * - PTE's use only one bit to distinguish between cacheable and uncacheable
64 * mappings
65 * - PTE's define soft_valid field to ensure there is at least one 1 bit even if
66 * the p bit is cleared
67 * - PTE's make use of CP0 EntryLo's two-bit reserved field for bit W (writable)
68 * and bit A (accessed)
[a1a03f9]69 * - PTL0 has 64 entries (6 bits)
70 * - PTL1 is not used
71 * - PTL2 is not used
72 * - PTL3 has 4096 entries (12 bits)
[ff9f858]73 */
[e2a0d76]74
[c03ee1c]75/* Macros describing number of entries in each level. */
[e2a0d76]76#define PTL0_ENTRIES_ARCH 64
77#define PTL1_ENTRIES_ARCH 0
78#define PTL2_ENTRIES_ARCH 0
79#define PTL3_ENTRIES_ARCH 4096
[ecbdc724]80
[c03ee1c]81/* Macros describing size of page tables in each level. */
[b0c2075]82#define PTL0_FRAMES_ARCH 1
83#define PTL1_FRAMES_ARCH 1
84#define PTL2_FRAMES_ARCH 1
85#define PTL3_FRAMES_ARCH 1
[6b781c0]86
[c03ee1c]87/* Macros calculating entry indices for each level. */
[e2a0d76]88#define PTL0_INDEX_ARCH(vaddr) ((vaddr) >> 26)
89#define PTL1_INDEX_ARCH(vaddr) 0
90#define PTL2_INDEX_ARCH(vaddr) 0
91#define PTL3_INDEX_ARCH(vaddr) (((vaddr) >> 14) & 0xfff)
[a1a03f9]92
[c03ee1c]93/* Set accessor for PTL0 address. */
[9ea8a7ca]94#define SET_PTL0_ADDRESS_ARCH(ptl0)
[ff9f858]95
[e2a0d76]96/* Get PTE address accessors for each level. */
[c03ee1c]97#define GET_PTL1_ADDRESS_ARCH(ptl0, i) \
98 (((pte_t *) (ptl0))[(i)].pfn << 12)
99#define GET_PTL2_ADDRESS_ARCH(ptl1, i) \
100 (ptl1)
101#define GET_PTL3_ADDRESS_ARCH(ptl2, i) \
102 (ptl2)
103#define GET_FRAME_ADDRESS_ARCH(ptl3, i) \
104 (((pte_t *) (ptl3))[(i)].pfn << 12)
105
106/* Set PTE address accessors for each level. */
107#define SET_PTL1_ADDRESS_ARCH(ptl0, i, a) \
108 (((pte_t *) (ptl0))[(i)].pfn = (a) >> 12)
[ff9f858]109#define SET_PTL2_ADDRESS_ARCH(ptl1, i, a)
110#define SET_PTL3_ADDRESS_ARCH(ptl2, i, a)
[c03ee1c]111#define SET_FRAME_ADDRESS_ARCH(ptl3, i, a) \
112 (((pte_t *) (ptl3))[(i)].pfn = (a) >> 12)
113
114/* Get PTE flags accessors for each level. */
115#define GET_PTL1_FLAGS_ARCH(ptl0, i) \
[98000fb]116 get_pt_flags((pte_t *) (ptl0), (size_t) (i))
[c03ee1c]117#define GET_PTL2_FLAGS_ARCH(ptl1, i) \
118 PAGE_PRESENT
119#define GET_PTL3_FLAGS_ARCH(ptl2, i) \
120 PAGE_PRESENT
121#define GET_FRAME_FLAGS_ARCH(ptl3, i) \
[98000fb]122 get_pt_flags((pte_t *) (ptl3), (size_t) (i))
[c03ee1c]123
124/* Set PTE flags accessors for each level. */
125#define SET_PTL1_FLAGS_ARCH(ptl0, i, x) \
[98000fb]126 set_pt_flags((pte_t *) (ptl0), (size_t) (i), (x))
[ff9f858]127#define SET_PTL2_FLAGS_ARCH(ptl1, i, x)
128#define SET_PTL3_FLAGS_ARCH(ptl2, i, x)
[c03ee1c]129#define SET_FRAME_FLAGS_ARCH(ptl3, i, x) \
[98000fb]130 set_pt_flags((pte_t *) (ptl3), (size_t) (i), (x))
[a1a03f9]131
[0d8269b]132/* Set PTE present bit accessors for each level. */
133#define SET_PTL1_PRESENT_ARCH(ptl0, i) \
134 set_pt_present((pte_t *) (ptl0), (size_t) (i))
135#define SET_PTL2_PRESENT_ARCH(ptl1, i)
136#define SET_PTL3_PRESENT_ARCH(ptl2, i)
137#define SET_FRAME_PRESENT_ARCH(ptl3, i) \
138 set_pt_present((pte_t *) (ptl3), (size_t) (i))
139
[c03ee1c]140/* Last-level info macros. */
[dc05a9a]141#define PTE_VALID_ARCH(pte) ((pte)->soft_valid != 0)
142#define PTE_PRESENT_ARCH(pte) ((pte)->p != 0)
143#define PTE_GET_FRAME_ARCH(pte) ((pte)->pfn << 12)
144#define PTE_WRITABLE_ARCH(pte) ((pte)->w != 0)
145#define PTE_EXECUTABLE_ARCH(pte) 1
[ecbdc724]146
[53ad43c]147#ifndef __ASSEMBLER__
[e84439a]148
[b3f8fb7]149#include <mm/mm.h>
150#include <arch/exception.h>
[e84439a]151
[cc0eb1d]152/** Page Table Entry. */
153typedef struct {
154 unsigned g : 1; /**< Global bit. */
155 unsigned p : 1; /**< Present bit. */
156 unsigned d : 1; /**< Dirty bit. */
157 unsigned cacheable : 1; /**< Cacheable bit. */
158 unsigned : 1; /**< Unused. */
159 unsigned soft_valid : 1; /**< Valid content even if not present. */
160 unsigned pfn : 24; /**< Physical frame number. */
161 unsigned w : 1; /**< Page writable bit. */
162 unsigned a : 1; /**< Accessed bit. */
163} pte_t;
164
[8df5f20]165_NO_TRACE static inline unsigned int get_pt_flags(pte_t *pt, size_t i)
[a1a03f9]166{
167 pte_t *p = &pt[i];
[a35b458]168
[c03ee1c]169 return ((p->cacheable << PAGE_CACHEABLE_SHIFT) |
170 ((!p->p) << PAGE_PRESENT_SHIFT) |
171 (1 << PAGE_USER_SHIFT) |
172 (1 << PAGE_READ_SHIFT) |
173 ((p->w) << PAGE_WRITE_SHIFT) |
174 (1 << PAGE_EXEC_SHIFT) |
175 (p->g << PAGE_GLOBAL_SHIFT));
[a1a03f9]176}
177
[8df5f20]178_NO_TRACE static inline void set_pt_flags(pte_t *pt, size_t i, int flags)
[a1a03f9]179{
180 pte_t *p = &pt[i];
[a35b458]181
[0882a9a]182 p->cacheable = (flags & PAGE_CACHEABLE) != 0;
183 p->p = !(flags & PAGE_NOT_PRESENT);
184 p->g = (flags & PAGE_GLOBAL) != 0;
[38a1a84]185 p->w = (flags & PAGE_WRITE) != 0;
[a35b458]186
[0882a9a]187 /*
188 * Ensure that valid entries have at least one bit set.
189 */
190 p->soft_valid = 1;
[a1a03f9]191}
192
[8df5f20]193_NO_TRACE static inline void set_pt_present(pte_t *pt, size_t i)
[0d8269b]194{
195 pte_t *p = &pt[i];
196
197 p->p = 1;
198}
199
[a1a03f9]200extern void page_arch_init(void);
[ff9f858]201
[53ad43c]202#endif /* __ASSEMBLER__ */
[e84439a]203
[f761f1eb]204#endif
[b45c443]205
[a6dd361]206/** @}
[b45c443]207 */
Note: See TracBrowser for help on using the repository browser.