source: mainline/kernel/arch/ia64/src/mm/tlb.c@ 1b6c058

lfn serial ticket/834-toolchain-update topic/msim-upgrade topic/simplify-dev-export
Last change on this file since 1b6c058 was c15b374, checked in by Jakub Jermar <jakub@…>, 15 years ago

Introduce PF_ACCESS_UNKNOWN to be used by the debuging/panicking code in
situations in which the trap handler does not know the exact access type.

Do not pass context-specific messages of only minimal information value to
panic_memtrap().

  • Property mode set to 100644
File size: 19.4 KB
Line 
1/*
2 * Copyright (c) 2006 Jakub Jermar
3 * All rights reserved.
4 *
5 * Redistribution and use in source and binary forms, with or without
6 * modification, are permitted provided that the following conditions
7 * are met:
8 *
9 * - Redistributions of source code must retain the above copyright
10 * notice, this list of conditions and the following disclaimer.
11 * - Redistributions in binary form must reproduce the above copyright
12 * notice, this list of conditions and the following disclaimer in the
13 * documentation and/or other materials provided with the distribution.
14 * - The name of the author may not be used to endorse or promote products
15 * derived from this software without specific prior written permission.
16 *
17 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
18 * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
19 * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
20 * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
21 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
22 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
23 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
24 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
25 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
26 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
27 */
28
29/** @addtogroup ia64mm
30 * @{
31 */
32/** @file
33 */
34
35/*
36 * TLB management.
37 */
38
39#include <mm/tlb.h>
40#include <mm/asid.h>
41#include <mm/page.h>
42#include <mm/as.h>
43#include <arch/mm/tlb.h>
44#include <arch/mm/page.h>
45#include <arch/mm/vhpt.h>
46#include <arch/barrier.h>
47#include <arch/interrupt.h>
48#include <arch/pal/pal.h>
49#include <arch/asm.h>
50#include <panic.h>
51#include <print.h>
52#include <arch.h>
53#include <interrupt.h>
54
55#define IO_FRAME_BASE 0xFFFFC000000
56
57/** Invalidate all TLB entries. */
58void tlb_invalidate_all(void)
59{
60 ipl_t ipl;
61 uintptr_t adr;
62 uint32_t count1, count2, stride1, stride2;
63
64 unsigned int i, j;
65
66 adr = PAL_PTCE_INFO_BASE();
67 count1 = PAL_PTCE_INFO_COUNT1();
68 count2 = PAL_PTCE_INFO_COUNT2();
69 stride1 = PAL_PTCE_INFO_STRIDE1();
70 stride2 = PAL_PTCE_INFO_STRIDE2();
71
72 ipl = interrupts_disable();
73
74 for (i = 0; i < count1; i++) {
75 for (j = 0; j < count2; j++) {
76 asm volatile (
77 "ptc.e %[adr] ;;"
78 :: [adr] "r" (adr)
79 );
80 adr += stride2;
81 }
82 adr += stride1;
83 }
84
85 interrupts_restore(ipl);
86
87 srlz_d();
88 srlz_i();
89
90#ifdef CONFIG_VHPT
91 vhpt_invalidate_all();
92#endif
93}
94
95/** Invalidate entries belonging to an address space.
96 *
97 * @param asid Address space identifier.
98 *
99 */
100void tlb_invalidate_asid(asid_t asid)
101{
102 tlb_invalidate_all();
103}
104
105
106void tlb_invalidate_pages(asid_t asid, uintptr_t page, size_t cnt)
107{
108 region_register_t rr;
109 bool restore_rr = false;
110 int b = 0;
111 int c = cnt;
112
113 uintptr_t va;
114 va = page;
115
116 rr.word = rr_read(VA2VRN(va));
117 if ((restore_rr = (rr.map.rid != ASID2RID(asid, VA2VRN(va))))) {
118 /*
119 * The selected region register does not contain required RID.
120 * Save the old content of the register and replace the RID.
121 */
122 region_register_t rr0;
123
124 rr0 = rr;
125 rr0.map.rid = ASID2RID(asid, VA2VRN(va));
126 rr_write(VA2VRN(va), rr0.word);
127 srlz_d();
128 srlz_i();
129 }
130
131 while (c >>= 1)
132 b++;
133 b >>= 1;
134 uint64_t ps;
135
136 switch (b) {
137 case 0: /* cnt 1 - 3 */
138 ps = PAGE_WIDTH;
139 break;
140 case 1: /* cnt 4 - 15 */
141 ps = PAGE_WIDTH + 2;
142 va &= ~((1 << ps) - 1);
143 break;
144 case 2: /* cnt 16 - 63 */
145 ps = PAGE_WIDTH + 4;
146 va &= ~((1 << ps) - 1);
147 break;
148 case 3: /* cnt 64 - 255 */
149 ps = PAGE_WIDTH + 6;
150 va &= ~((1 << ps) - 1);
151 break;
152 case 4: /* cnt 256 - 1023 */
153 ps = PAGE_WIDTH + 8;
154 va &= ~((1 << ps) - 1);
155 break;
156 case 5: /* cnt 1024 - 4095 */
157 ps = PAGE_WIDTH + 10;
158 va &= ~((1 << ps) - 1);
159 break;
160 case 6: /* cnt 4096 - 16383 */
161 ps = PAGE_WIDTH + 12;
162 va &= ~((1 << ps) - 1);
163 break;
164 case 7: /* cnt 16384 - 65535 */
165 case 8: /* cnt 65536 - (256K - 1) */
166 ps = PAGE_WIDTH + 14;
167 va &= ~((1 << ps) - 1);
168 break;
169 default:
170 ps = PAGE_WIDTH + 18;
171 va &= ~((1 << ps) - 1);
172 break;
173 }
174
175 for (; va < (page + cnt * PAGE_SIZE); va += (1 << ps))
176 asm volatile (
177 "ptc.l %[va], %[ps] ;;"
178 :: [va]"r" (va),
179 [ps] "r" (ps << 2)
180 );
181
182 srlz_d();
183 srlz_i();
184
185 if (restore_rr) {
186 rr_write(VA2VRN(va), rr.word);
187 srlz_d();
188 srlz_i();
189 }
190}
191
192/** Insert data into data translation cache.
193 *
194 * @param va Virtual page address.
195 * @param asid Address space identifier.
196 * @param entry The rest of TLB entry as required by TLB insertion
197 * format.
198 *
199 */
200void dtc_mapping_insert(uintptr_t va, asid_t asid, tlb_entry_t entry)
201{
202 tc_mapping_insert(va, asid, entry, true);
203}
204
205/** Insert data into instruction translation cache.
206 *
207 * @param va Virtual page address.
208 * @param asid Address space identifier.
209 * @param entry The rest of TLB entry as required by TLB insertion
210 * format.
211 */
212void itc_mapping_insert(uintptr_t va, asid_t asid, tlb_entry_t entry)
213{
214 tc_mapping_insert(va, asid, entry, false);
215}
216
217/** Insert data into instruction or data translation cache.
218 *
219 * @param va Virtual page address.
220 * @param asid Address space identifier.
221 * @param entry The rest of TLB entry as required by TLB insertion
222 * format.
223 * @param dtc If true, insert into data translation cache, use
224 * instruction translation cache otherwise.
225 *
226 */
227void tc_mapping_insert(uintptr_t va, asid_t asid, tlb_entry_t entry, bool dtc)
228{
229 region_register_t rr;
230 bool restore_rr = false;
231
232 rr.word = rr_read(VA2VRN(va));
233 if ((restore_rr = (rr.map.rid != ASID2RID(asid, VA2VRN(va))))) {
234 /*
235 * The selected region register does not contain required RID.
236 * Save the old content of the register and replace the RID.
237 */
238 region_register_t rr0;
239
240 rr0 = rr;
241 rr0.map.rid = ASID2RID(asid, VA2VRN(va));
242 rr_write(VA2VRN(va), rr0.word);
243 srlz_d();
244 srlz_i();
245 }
246
247 asm volatile (
248 "mov r8 = psr ;;\n"
249 "rsm %[mask] ;;\n" /* PSR_IC_MASK */
250 "srlz.d ;;\n"
251 "srlz.i ;;\n"
252 "mov cr.ifa = %[va]\n" /* va */
253 "mov cr.itir = %[word1] ;;\n" /* entry.word[1] */
254 "cmp.eq p6, p7 = %[dtc], r0 ;;\n" /* decide between itc and dtc */
255 "(p6) itc.i %[word0] ;;\n"
256 "(p7) itc.d %[word0] ;;\n"
257 "mov psr.l = r8 ;;\n"
258 "srlz.d ;;\n"
259 :: [mask] "i" (PSR_IC_MASK),
260 [va] "r" (va),
261 [word0] "r" (entry.word[0]),
262 [word1] "r" (entry.word[1]),
263 [dtc] "r" (dtc)
264 : "p6", "p7", "r8"
265 );
266
267 if (restore_rr) {
268 rr_write(VA2VRN(va), rr.word);
269 srlz_d();
270 srlz_i();
271 }
272}
273
274/** Insert data into instruction translation register.
275 *
276 * @param va Virtual page address.
277 * @param asid Address space identifier.
278 * @param entry The rest of TLB entry as required by TLB insertion
279 * format.
280 * @param tr Translation register.
281 *
282 */
283void itr_mapping_insert(uintptr_t va, asid_t asid, tlb_entry_t entry, size_t tr)
284{
285 tr_mapping_insert(va, asid, entry, false, tr);
286}
287
288/** Insert data into data translation register.
289 *
290 * @param va Virtual page address.
291 * @param asid Address space identifier.
292 * @param entry The rest of TLB entry as required by TLB insertion
293 * format.
294 * @param tr Translation register.
295 *
296 */
297void dtr_mapping_insert(uintptr_t va, asid_t asid, tlb_entry_t entry, size_t tr)
298{
299 tr_mapping_insert(va, asid, entry, true, tr);
300}
301
302/** Insert data into instruction or data translation register.
303 *
304 * @param va Virtual page address.
305 * @param asid Address space identifier.
306 * @param entry The rest of TLB entry as required by TLB insertion
307 * format.
308 * @param dtr If true, insert into data translation register, use
309 * instruction translation register otherwise.
310 * @param tr Translation register.
311 *
312 */
313void tr_mapping_insert(uintptr_t va, asid_t asid, tlb_entry_t entry, bool dtr,
314 size_t tr)
315{
316 region_register_t rr;
317 bool restore_rr = false;
318
319 rr.word = rr_read(VA2VRN(va));
320 if ((restore_rr = (rr.map.rid != ASID2RID(asid, VA2VRN(va))))) {
321 /*
322 * The selected region register does not contain required RID.
323 * Save the old content of the register and replace the RID.
324 */
325 region_register_t rr0;
326
327 rr0 = rr;
328 rr0.map.rid = ASID2RID(asid, VA2VRN(va));
329 rr_write(VA2VRN(va), rr0.word);
330 srlz_d();
331 srlz_i();
332 }
333
334 asm volatile (
335 "mov r8 = psr ;;\n"
336 "rsm %[mask] ;;\n" /* PSR_IC_MASK */
337 "srlz.d ;;\n"
338 "srlz.i ;;\n"
339 "mov cr.ifa = %[va]\n" /* va */
340 "mov cr.itir = %[word1] ;;\n" /* entry.word[1] */
341 "cmp.eq p6, p7 = %[dtr], r0 ;;\n" /* decide between itr and dtr */
342 "(p6) itr.i itr[%[tr]] = %[word0] ;;\n"
343 "(p7) itr.d dtr[%[tr]] = %[word0] ;;\n"
344 "mov psr.l = r8 ;;\n"
345 "srlz.d ;;\n"
346 :: [mask] "i" (PSR_IC_MASK),
347 [va] "r" (va),
348 [word1] "r" (entry.word[1]),
349 [word0] "r" (entry.word[0]),
350 [tr] "r" (tr),
351 [dtr] "r" (dtr)
352 : "p6", "p7", "r8"
353 );
354
355 if (restore_rr) {
356 rr_write(VA2VRN(va), rr.word);
357 srlz_d();
358 srlz_i();
359 }
360}
361
362/** Insert data into DTLB.
363 *
364 * @param page Virtual page address including VRN bits.
365 * @param frame Physical frame address.
366 * @param dtr If true, insert into data translation register, use data
367 * translation cache otherwise.
368 * @param tr Translation register if dtr is true, ignored otherwise.
369 *
370 */
371void dtlb_kernel_mapping_insert(uintptr_t page, uintptr_t frame, bool dtr,
372 size_t tr)
373{
374 tlb_entry_t entry;
375
376 entry.word[0] = 0;
377 entry.word[1] = 0;
378
379 entry.p = true; /* present */
380 entry.ma = MA_WRITEBACK;
381 entry.a = true; /* already accessed */
382 entry.d = true; /* already dirty */
383 entry.pl = PL_KERNEL;
384 entry.ar = AR_READ | AR_WRITE;
385 entry.ppn = frame >> PPN_SHIFT;
386 entry.ps = PAGE_WIDTH;
387
388 if (dtr)
389 dtr_mapping_insert(page, ASID_KERNEL, entry, tr);
390 else
391 dtc_mapping_insert(page, ASID_KERNEL, entry);
392}
393
394/** Purge kernel entries from DTR.
395 *
396 * Purge DTR entries used by the kernel.
397 *
398 * @param page Virtual page address including VRN bits.
399 * @param width Width of the purge in bits.
400 *
401 */
402void dtr_purge(uintptr_t page, size_t width)
403{
404 asm volatile (
405 "ptr.d %[page], %[width]\n"
406 :: [page] "r" (page),
407 [width] "r" (width << 2)
408 );
409}
410
411
412/** Copy content of PTE into data translation cache.
413 *
414 * @param t PTE.
415 *
416 */
417void dtc_pte_copy(pte_t *t)
418{
419 tlb_entry_t entry;
420
421 entry.word[0] = 0;
422 entry.word[1] = 0;
423
424 entry.p = t->p;
425 entry.ma = t->c ? MA_WRITEBACK : MA_UNCACHEABLE;
426 entry.a = t->a;
427 entry.d = t->d;
428 entry.pl = t->k ? PL_KERNEL : PL_USER;
429 entry.ar = t->w ? AR_WRITE : AR_READ;
430 entry.ppn = t->frame >> PPN_SHIFT;
431 entry.ps = PAGE_WIDTH;
432
433 dtc_mapping_insert(t->page, t->as->asid, entry);
434
435#ifdef CONFIG_VHPT
436 vhpt_mapping_insert(t->page, t->as->asid, entry);
437#endif
438}
439
440/** Copy content of PTE into instruction translation cache.
441 *
442 * @param t PTE.
443 *
444 */
445void itc_pte_copy(pte_t *t)
446{
447 tlb_entry_t entry;
448
449 entry.word[0] = 0;
450 entry.word[1] = 0;
451
452 ASSERT(t->x);
453
454 entry.p = t->p;
455 entry.ma = t->c ? MA_WRITEBACK : MA_UNCACHEABLE;
456 entry.a = t->a;
457 entry.pl = t->k ? PL_KERNEL : PL_USER;
458 entry.ar = t->x ? (AR_EXECUTE | AR_READ) : AR_READ;
459 entry.ppn = t->frame >> PPN_SHIFT;
460 entry.ps = PAGE_WIDTH;
461
462 itc_mapping_insert(t->page, t->as->asid, entry);
463
464#ifdef CONFIG_VHPT
465 vhpt_mapping_insert(t->page, t->as->asid, entry);
466#endif
467}
468
469/** Instruction TLB fault handler for faults with VHPT turned off.
470 *
471 * @param vector Interruption vector.
472 * @param istate Structure with saved interruption state.
473 *
474 */
475void alternate_instruction_tlb_fault(uint64_t vector, istate_t *istate)
476{
477 region_register_t rr;
478 rid_t rid;
479 uintptr_t va;
480 pte_t *t;
481
482 va = istate->cr_ifa; /* faulting address */
483 rr.word = rr_read(VA2VRN(va));
484 rid = rr.map.rid;
485
486 page_table_lock(AS, true);
487 t = page_mapping_find(AS, va);
488 if (t) {
489 /*
490 * The mapping was found in software page hash table.
491 * Insert it into data translation cache.
492 */
493 itc_pte_copy(t);
494 page_table_unlock(AS, true);
495 } else {
496 /*
497 * Forward the page fault to address space page fault handler.
498 */
499 page_table_unlock(AS, true);
500 if (as_page_fault(va, PF_ACCESS_EXEC, istate) == AS_PF_FAULT) {
501 fault_if_from_uspace(istate, "Page fault at %p.", va);
502 panic_memtrap(istate, PF_ACCESS_EXEC, va, NULL);
503 }
504 }
505}
506
507static int is_io_page_accessible(int page)
508{
509 if (TASK->arch.iomap)
510 return bitmap_get(TASK->arch.iomap, page);
511 else
512 return 0;
513}
514
515/**
516 * There is special handling of memory mapped legacy io, because of 4KB sized
517 * access for userspace.
518 *
519 * @param va Virtual address of page fault.
520 * @param istate Structure with saved interruption state.
521 *
522 * @return One on success, zero on failure.
523 *
524 */
525static int try_memmap_io_insertion(uintptr_t va, istate_t *istate)
526{
527 if ((va >= IO_OFFSET ) && (va < IO_OFFSET + (1 << IO_PAGE_WIDTH))) {
528 if (TASK) {
529 uint64_t io_page = (va & ((1 << IO_PAGE_WIDTH) - 1)) >>
530 USPACE_IO_PAGE_WIDTH;
531
532 if (is_io_page_accessible(io_page)) {
533 uint64_t page, frame;
534
535 page = IO_OFFSET +
536 (1 << USPACE_IO_PAGE_WIDTH) * io_page;
537 frame = IO_FRAME_BASE +
538 (1 << USPACE_IO_PAGE_WIDTH) * io_page;
539
540 tlb_entry_t entry;
541
542 entry.word[0] = 0;
543 entry.word[1] = 0;
544
545 entry.p = true; /* present */
546 entry.ma = MA_UNCACHEABLE;
547 entry.a = true; /* already accessed */
548 entry.d = true; /* already dirty */
549 entry.pl = PL_USER;
550 entry.ar = AR_READ | AR_WRITE;
551 entry.ppn = frame >> PPN_SHIFT;
552 entry.ps = USPACE_IO_PAGE_WIDTH;
553
554 dtc_mapping_insert(page, TASK->as->asid, entry);
555 return 1;
556 } else {
557 fault_if_from_uspace(istate,
558 "IO access fault at %p.", va);
559 }
560 }
561 }
562
563 return 0;
564}
565
566/** Data TLB fault handler for faults with VHPT turned off.
567 *
568 * @param vector Interruption vector.
569 * @param istate Structure with saved interruption state.
570 *
571 */
572void alternate_data_tlb_fault(uint64_t vector, istate_t *istate)
573{
574 if (istate->cr_isr.sp) {
575 /* Speculative load. Deffer the exception
576 until a more clever approach can be used.
577
578 Currently if we try to find the mapping
579 for the speculative load while in the kernel,
580 we might introduce a livelock because of
581 the possibly invalid values of the address. */
582 istate->cr_ipsr.ed = true;
583 return;
584 }
585
586 uintptr_t va = istate->cr_ifa; /* faulting address */
587
588 region_register_t rr;
589 rr.word = rr_read(VA2VRN(va));
590 rid_t rid = rr.map.rid;
591 if (RID2ASID(rid) == ASID_KERNEL) {
592 if (VA2VRN(va) == VRN_KERNEL) {
593 /*
594 * Provide KA2PA(identity) mapping for faulting piece of
595 * kernel address space.
596 */
597 dtlb_kernel_mapping_insert(va, KA2PA(va), false, 0);
598 return;
599 }
600 }
601
602
603 page_table_lock(AS, true);
604 pte_t *entry = page_mapping_find(AS, va);
605 if (entry) {
606 /*
607 * The mapping was found in the software page hash table.
608 * Insert it into data translation cache.
609 */
610 dtc_pte_copy(entry);
611 page_table_unlock(AS, true);
612 } else {
613 page_table_unlock(AS, true);
614 if (try_memmap_io_insertion(va, istate))
615 return;
616
617 /*
618 * Forward the page fault to the address space page fault
619 * handler.
620 */
621 if (as_page_fault(va, PF_ACCESS_READ, istate) == AS_PF_FAULT) {
622 fault_if_from_uspace(istate, "Page fault at %p.", va);
623 panic_memtrap(istate, PF_ACCESS_UNKNOWN, va, NULL);
624 }
625 }
626}
627
628/** Data nested TLB fault handler.
629 *
630 * This fault should not occur.
631 *
632 * @param vector Interruption vector.
633 * @param istate Structure with saved interruption state.
634 *
635 */
636void data_nested_tlb_fault(uint64_t vector, istate_t *istate)
637{
638 ASSERT(false);
639}
640
641/** Data Dirty bit fault handler.
642 *
643 * @param vector Interruption vector.
644 * @param istate Structure with saved interruption state.
645 *
646 */
647void data_dirty_bit_fault(uint64_t vector, istate_t *istate)
648{
649 region_register_t rr;
650 rid_t rid;
651 uintptr_t va;
652 pte_t *t;
653
654 va = istate->cr_ifa; /* faulting address */
655 rr.word = rr_read(VA2VRN(va));
656 rid = rr.map.rid;
657
658 page_table_lock(AS, true);
659 t = page_mapping_find(AS, va);
660 ASSERT((t) && (t->p));
661 if ((t) && (t->p) && (t->w)) {
662 /*
663 * Update the Dirty bit in page tables and reinsert
664 * the mapping into DTC.
665 */
666 t->d = true;
667 dtc_pte_copy(t);
668 } else {
669 if (as_page_fault(va, PF_ACCESS_WRITE, istate) == AS_PF_FAULT) {
670 fault_if_from_uspace(istate, "Page fault at %p.", va);
671 panic_memtrap(istate, PF_ACCESS_WRITE, va, NULL);
672 }
673 }
674 page_table_unlock(AS, true);
675}
676
677/** Instruction access bit fault handler.
678 *
679 * @param vector Interruption vector.
680 * @param istate Structure with saved interruption state.
681 *
682 */
683void instruction_access_bit_fault(uint64_t vector, istate_t *istate)
684{
685 region_register_t rr;
686 rid_t rid;
687 uintptr_t va;
688 pte_t *t;
689
690 va = istate->cr_ifa; /* faulting address */
691 rr.word = rr_read(VA2VRN(va));
692 rid = rr.map.rid;
693
694 page_table_lock(AS, true);
695 t = page_mapping_find(AS, va);
696 ASSERT((t) && (t->p));
697 if ((t) && (t->p) && (t->x)) {
698 /*
699 * Update the Accessed bit in page tables and reinsert
700 * the mapping into ITC.
701 */
702 t->a = true;
703 itc_pte_copy(t);
704 } else {
705 if (as_page_fault(va, PF_ACCESS_EXEC, istate) == AS_PF_FAULT) {
706 fault_if_from_uspace(istate, "Page fault at %p.", va);
707 panic_memtrap(istate, PF_ACCESS_EXEC, va, NULL);
708 }
709 }
710 page_table_unlock(AS, true);
711}
712
713/** Data access bit fault handler.
714 *
715 * @param vector Interruption vector.
716 * @param istate Structure with saved interruption state.
717 *
718 */
719void data_access_bit_fault(uint64_t vector, istate_t *istate)
720{
721 region_register_t rr;
722 rid_t rid;
723 uintptr_t va;
724 pte_t *t;
725
726 va = istate->cr_ifa; /* faulting address */
727 rr.word = rr_read(VA2VRN(va));
728 rid = rr.map.rid;
729
730 page_table_lock(AS, true);
731 t = page_mapping_find(AS, va);
732 ASSERT((t) && (t->p));
733 if ((t) && (t->p)) {
734 /*
735 * Update the Accessed bit in page tables and reinsert
736 * the mapping into DTC.
737 */
738 t->a = true;
739 dtc_pte_copy(t);
740 } else {
741 if (as_page_fault(va, PF_ACCESS_READ, istate) == AS_PF_FAULT) {
742 fault_if_from_uspace(istate, "Page fault at %p.", va);
743 panic_memtrap(istate, PF_ACCESS_UNKNOWN, va, NULL);
744 }
745 }
746 page_table_unlock(AS, true);
747}
748
749/** Data access rights fault handler.
750 *
751 * @param vector Interruption vector.
752 * @param istate Structure with saved interruption state.
753 *
754 */
755void data_access_rights_fault(uint64_t vector, istate_t *istate)
756{
757 region_register_t rr;
758 rid_t rid;
759 uintptr_t va;
760 pte_t *t;
761
762 va = istate->cr_ifa; /* faulting address */
763 rr.word = rr_read(VA2VRN(va));
764 rid = rr.map.rid;
765
766 /*
767 * Assume a write to a read-only page.
768 */
769 page_table_lock(AS, true);
770 t = page_mapping_find(AS, va);
771 ASSERT((t) && (t->p));
772 ASSERT(!t->w);
773 if (as_page_fault(va, PF_ACCESS_WRITE, istate) == AS_PF_FAULT) {
774 fault_if_from_uspace(istate, "Page fault at %p.", va);
775 panic_memtrap(istate, PF_ACCESS_WRITE, va, NULL);
776 }
777 page_table_unlock(AS, true);
778}
779
780/** Page not present fault handler.
781 *
782 * @param vector Interruption vector.
783 * @param istate Structure with saved interruption state.
784 *
785 */
786void page_not_present(uint64_t vector, istate_t *istate)
787{
788 region_register_t rr;
789 rid_t rid;
790 uintptr_t va;
791 pte_t *t;
792
793 va = istate->cr_ifa; /* faulting address */
794 rr.word = rr_read(VA2VRN(va));
795 rid = rr.map.rid;
796
797 page_table_lock(AS, true);
798 t = page_mapping_find(AS, va);
799 ASSERT(t);
800
801 if (t->p) {
802 /*
803 * If the Present bit is set in page hash table, just copy it
804 * and update ITC/DTC.
805 */
806 if (t->x)
807 itc_pte_copy(t);
808 else
809 dtc_pte_copy(t);
810 page_table_unlock(AS, true);
811 } else {
812 page_table_unlock(AS, true);
813 if (as_page_fault(va, PF_ACCESS_READ, istate) == AS_PF_FAULT) {
814 fault_if_from_uspace(istate, "Page fault at %p.", va);
815 panic_memtrap(istate, PF_ACCESS_UNKNOWN, va, NULL);
816 }
817 }
818}
819
820void tlb_arch_init(void)
821{
822}
823
824void tlb_print(void)
825{
826}
827
828/** @}
829 */
Note: See TracBrowser for help on using the repository browser.