source: mainline/kernel/arch/ia64/src/ia64.c@ a70bda4

lfn serial ticket/834-toolchain-update topic/msim-upgrade topic/simplify-dev-export
Last change on this file since a70bda4 was a70bda4, checked in by Lukas Mejdrech <lukasmejdrech@…>, 15 years ago
  • use standardized interrupt definition
  • Property mode set to 100644
File size: 7.4 KB
RevLine 
[2a0047fc]1/*
[df4ed85]2 * Copyright (c) 2005 Jakub Jermar
[2a0047fc]3 * All rights reserved.
4 *
5 * Redistribution and use in source and binary forms, with or without
6 * modification, are permitted provided that the following conditions
7 * are met:
8 *
9 * - Redistributions of source code must retain the above copyright
10 * notice, this list of conditions and the following disclaimer.
11 * - Redistributions in binary form must reproduce the above copyright
12 * notice, this list of conditions and the following disclaimer in the
13 * documentation and/or other materials provided with the distribution.
14 * - The name of the author may not be used to endorse or promote products
15 * derived from this software without specific prior written permission.
16 *
17 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
18 * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
19 * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
20 * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
21 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
22 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
23 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
24 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
25 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
26 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
27 */
28
[06e1e95]29/** @addtogroup ia64
[b45c443]30 * @{
31 */
32/** @file
33 */
34
[244f284]35#include <arch.h>
[c2417bc]36#include <arch/drivers/ski.h>
[154049e]37#include <arch/drivers/it.h>
[e2ec980f]38#include <arch/interrupt.h>
39#include <arch/barrier.h>
[b994a60]40#include <arch/asm.h>
41#include <arch/register.h>
[e2ec980f]42#include <arch/types.h>
[b994a60]43#include <arch/context.h>
[5c089c3a]44#include <arch/stack.h>
[b994a60]45#include <arch/mm/page.h>
[3a2f8aa]46#include <interrupt.h>
[b994a60]47#include <mm/as.h>
48#include <config.h>
49#include <userspace.h>
[a8c48241]50#include <console/console.h>
[0f250f9]51#include <proc/uarg.h>
[e1be3b6]52#include <syscall/syscall.h>
[de57e060]53#include <ddi/irq.h>
[743ffa6e]54#include <arch/bootinfo.h>
[91825d90]55#include <genarch/drivers/legacy/ia32/io.h>
[f245145]56#include <genarch/drivers/ega/ega.h>
[411b6a6]57#include <genarch/kbrd/kbrd.h>
[4c84368e]58#include <genarch/srln/srln.h>
[411b6a6]59#include <genarch/drivers/i8042/i8042.h>
[4c84368e]60#include <genarch/drivers/ns16550/ns16550.h>
61#include <arch/drivers/kbd.h>
[59e4864]62#include <smp/smp.h>
63#include <smp/ipi.h>
64#include <arch/atomic.h>
65#include <panic.h>
66#include <print.h>
[46321fb]67#include <sysinfo/sysinfo.h>
[46db10e9]68#include <string.h>
[59e4864]69
[666773c]70/* NS16550 as a COM 1 */
[449d4ecc]71#define NS16550_IRQ (4 + LEGACY_INTERRUPT_BASE)
[743ffa6e]72
73bootinfo_t *bootinfo;
[586262f]74
[666773c]75static uint64_t iosapic_base = 0xfec00000;
[323a5aaf]76
[06f96234]77/** Performs ia64-specific initialization before main_bsp() is called. */
[6ecc8bce]78void arch_pre_main(void)
79{
80 /* Setup usermode init tasks. */
[743ffa6e]81
[6c441cf8]82 unsigned int i;
83
[743ffa6e]84 init.cnt = bootinfo->taskmap.count;
[6c441cf8]85
86 for (i = 0; i < init.cnt; i++) {
[666773c]87 init.tasks[i].addr =
88 ((unsigned long) bootinfo->taskmap.tasks[i].addr) |
89 VRN_MASK;
[6c441cf8]90 init.tasks[i].size = bootinfo->taskmap.tasks[i].size;
[f4b1535]91 str_cpy(init.tasks[i].name, CONFIG_TASK_NAME_BUFLEN,
92 bootinfo->taskmap.tasks[i].name);
[743ffa6e]93 }
[6ecc8bce]94}
95
[244f284]96void arch_pre_mm_init(void)
97{
[666773c]98 /*
99 * Set Interruption Vector Address (i.e. location of interruption vector
100 * table).
101 */
[7f1c620]102 iva_write((uintptr_t) &ivt);
[e2ec980f]103 srlz_d();
104
[244f284]105}
106
[323a5aaf]107static void iosapic_init(void)
108{
[666773c]109 uint64_t IOSAPIC = PA2KA((unative_t)(iosapic_base)) | FW_OFFSET;
[323a5aaf]110 int i;
111
[2b70a6e]112 int myid, myeid;
[323a5aaf]113
[666773c]114 myid = ia64_get_cpu_id();
115 myeid = ia64_get_cpu_eid();
[50b3d30]116
[666773c]117 for (i = 0; i < 16; i++) {
118 if (i == 2)
119 continue; /* Disable Cascade interrupt */
120 ((uint32_t *)(IOSAPIC + 0x00))[0] = 0x10 + 2 * i;
[323a5aaf]121 srlz_d();
[666773c]122 ((uint32_t *)(IOSAPIC + 0x10))[0] = LEGACY_INTERRUPT_BASE + i;
[323a5aaf]123 srlz_d();
[666773c]124 ((uint32_t *)(IOSAPIC + 0x00))[0] = 0x10 + 2 * i + 1;
[323a5aaf]125 srlz_d();
[666773c]126 ((uint32_t *)(IOSAPIC + 0x10))[0] = myid << (56 - 32) |
127 myeid << (48 - 32);
[323a5aaf]128 srlz_d();
129 }
130
131}
132
[244f284]133void arch_post_mm_init(void)
134{
[666773c]135 if (config.cpu_active == 1) {
[323a5aaf]136 iosapic_init();
[59e4864]137 irq_init(INR_COUNT, INR_COUNT);
138 }
[2270bef]139 it_init();
[244f284]140}
[7453929]141
[26678e5]142void arch_post_cpu_init(void)
143{
144}
145
[7453929]146void arch_pre_smp_init(void)
147{
148}
149
150void arch_post_smp_init(void)
151{
[c2417bc]152#ifdef MACHINE_ski
153 ski_instance_t *ski_instance = skiin_init();
154 if (ski_instance) {
155 srln_instance_t *srln_instance = srln_init();
156 if (srln_instance) {
157 indev_t *sink = stdin_wire();
158 indev_t *srln = srln_wire(srln_instance, sink);
159 skiin_wire(ski_instance, srln);
160 }
161 }
162
[a71c158]163 outdev_t *skidev = skiout_init();
164 if (skidev)
165 stdout_wire(skidev);
[1462d35]166#endif
167
[2270bef]168#ifdef CONFIG_EGA
[a71c158]169 outdev_t *egadev = ega_init(EGA_BASE, EGA_VIDEORAM);
170 if (egadev)
171 stdout_wire(egadev);
[2270bef]172#endif
[1462d35]173
[59e4864]174#ifdef CONFIG_NS16550
[c2417bc]175 ns16550_instance_t *ns16550_instance
[84afc7b]176 = ns16550_init((ns16550_t *) NS16550_BASE, NS16550_IRQ, NULL, NULL);
[c2417bc]177 if (ns16550_instance) {
178 srln_instance_t *srln_instance = srln_init();
179 if (srln_instance) {
180 indev_t *sink = stdin_wire();
181 indev_t *srln = srln_wire(srln_instance, sink);
182 ns16550_wire(ns16550_instance, srln);
183 }
184 }
[1462d35]185
[449d4ecc]186 sysinfo_set_item_val("kbd", NULL, true);
187 sysinfo_set_item_val("kbd.inr", NULL, NS16550_IRQ);
[4c7257b]188 sysinfo_set_item_val("kbd.type", NULL, KBD_NS16550);
[ff685c9]189 sysinfo_set_item_val("kbd.address.physical", NULL,
190 (uintptr_t) NS16550_BASE);
191 sysinfo_set_item_val("kbd.address.kernel", NULL,
192 (uintptr_t) NS16550_BASE);
[449d4ecc]193#endif
194
195#ifdef CONFIG_I8042
[c2417bc]196 i8042_instance_t *i8042_instance = i8042_init((i8042_t *) I8042_BASE, IRQ_KBD);
197 if (i8042_instance) {
198 kbrd_instance_t *kbrd_instance = kbrd_init();
199 if (kbrd_instance) {
200 indev_t *sink = stdin_wire();
201 indev_t *kbrd = kbrd_wire(kbrd_instance, sink);
202 i8042_wire(i8042_instance, kbrd);
203 }
204 }
[1462d35]205
[03a4476]206 sysinfo_set_item_val("i8042", NULL, true);
207 sysinfo_set_item_val("i8042.inr_a", NULL, IRQ_KBD);
208 sysinfo_set_item_val("i8042.inr_b", NULL, IRQ_MOUSE);
209 sysinfo_set_item_val("i8042.address.physical", NULL,
[ff685c9]210 (uintptr_t) I8042_BASE);
[03a4476]211 sysinfo_set_item_val("i8042.address.kernel", NULL,
[ff685c9]212 (uintptr_t) I8042_BASE);
[59e4864]213#endif
[a70bda4]214
215#ifdef CONFIG_NETIF_DP8390
216 trap_virtual_enable_irqs(1 << IRQ_DP8390);
217 sysinfo_set_item_val("netif.dp8390.inr", NULL, IRQ_DP8390);
218#endif
219
[46321fb]220 sysinfo_set_item_val("ia64_iospace", NULL, true);
221 sysinfo_set_item_val("ia64_iospace.address", NULL, true);
222 sysinfo_set_item_val("ia64_iospace.address.virtual", NULL, IO_OFFSET);
[7453929]223}
[b994a60]224
[59e4864]225
[b994a60]226/** Enter userspace and never return. */
[0f250f9]227void userspace(uspace_arg_t *kernel_uarg)
[b994a60]228{
229 psr_t psr;
230 rsc_t rsc;
231
232 psr.value = psr_read();
233 psr.cpl = PL_USER;
[666773c]234 psr.i = true; /* start with interrupts enabled */
[b994a60]235 psr.ic = true;
[666773c]236 psr.ri = 0; /* start with instruction #0 */
237 psr.bn = 1; /* start in bank 0 */
[b994a60]238
[e7b7be3f]239 asm volatile ("mov %0 = ar.rsc\n" : "=r" (rsc.value));
[b994a60]240 rsc.loadrs = 0;
241 rsc.be = false;
242 rsc.pl = PL_USER;
[666773c]243 rsc.mode = 3; /* eager mode */
[b994a60]244
[7f1c620]245 switch_to_userspace((uintptr_t) kernel_uarg->uspace_entry,
[666773c]246 ((uintptr_t) kernel_uarg->uspace_stack) + PAGE_SIZE -
247 ALIGN_UP(STACK_ITEM_SIZE, STACK_ALIGNMENT),
248 ((uintptr_t) kernel_uarg->uspace_stack) + PAGE_SIZE,
249 (uintptr_t) kernel_uarg->uspace_uarg, psr.value, rsc.value);
[b994a60]250
[666773c]251 while (1)
[b994a60]252 ;
253}
[e1be3b6]254
255/** Set thread-local-storage pointer.
256 *
257 * We use r13 (a.k.a. tp) for this purpose.
258 */
[7f1c620]259unative_t sys_tls_set(unative_t addr)
[e1be3b6]260{
[a71c158]261 return 0;
[41d33ac]262}
[b45c443]263
[f74bbaf]264void arch_reboot(void)
265{
[013c4d6]266 pio_write_8((ioport8_t *)0x64, 0xfe);
[666773c]267 while (1)
268 ;
[f74bbaf]269}
270
[6da1013f]271/** Construct function pointer
272 *
273 * @param fptr function pointer structure
274 * @param addr function address
275 * @param caller calling function address
276 *
277 * @return address of the function pointer
278 *
279 */
280void *arch_construct_function(fncptr_t *fptr, void *addr, void *caller)
281{
282 fptr->fnc = (unative_t) addr;
283 fptr->gp = ((unative_t *) caller)[1];
284
285 return (void *) fptr;
286}
287
[3a2f8aa]288void irq_initialize_arch(irq_t *irq)
289{
290 (void) irq;
291}
292
[06e1e95]293/** @}
[b45c443]294 */
Note: See TracBrowser for help on using the repository browser.