source: mainline/kernel/arch/ia64/include/interrupt.h@ 7782030

lfn serial ticket/834-toolchain-update topic/msim-upgrade topic/simplify-dev-export
Last change on this file since 7782030 was 7782030, checked in by Jakub Vana <jakub.vana@…>, 17 years ago

Classic TLB shootdown support on ia64

  • Property mode set to 100644
File size: 3.9 KB
RevLine 
[dbd1059]1/*
[df4ed85]2 * Copyright (c) 2005 Jakub Jermar
[dbd1059]3 * All rights reserved.
4 *
5 * Redistribution and use in source and binary forms, with or without
6 * modification, are permitted provided that the following conditions
7 * are met:
8 *
9 * - Redistributions of source code must retain the above copyright
10 * notice, this list of conditions and the following disclaimer.
11 * - Redistributions in binary form must reproduce the above copyright
12 * notice, this list of conditions and the following disclaimer in the
13 * documentation and/or other materials provided with the distribution.
14 * - The name of the author may not be used to endorse or promote products
15 * derived from this software without specific prior written permission.
16 *
17 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
18 * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
19 * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
20 * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
21 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
22 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
23 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
24 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
25 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
26 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
27 */
28
[06e1e95]29/** @addtogroup ia64interrupt
[b45c443]30 * @{
31 */
32/** @file
33 */
34
[06e1e95]35#ifndef KERN_ia64_INTERRUPT_H_
36#define KERN_ia64_INTERRUPT_H_
[dbd1059]37
[e2ec980f]38#include <arch/types.h>
[2ccd275]39#include <arch/register.h>
[e2ec980f]40
[de57e060]41/** ia64 has 256 INRs. */
42#define INR_COUNT 256
43
44/*
45 * We need to keep this just to compile.
46 * We might eventually move interrupt/ stuff
47 * to genarch.
48 */
49#define IVT_ITEMS 0
50#define IVT_FIRST 0
[953b0f33]51
[2ccd275]52/** External Interrupt vectors. */
[7782030]53
54#define VECTOR_TLB_SHOOTDOWN_IPI 0xf0
[49319ac]55#define INTERRUPT_TIMER 255
[ef042e0]56#define IRQ_KBD 241
57#define IRQ_MOUSE 252
[05d9dd89]58#define INTERRUPT_SPURIOUS 15
59
[2ccd275]60/** General Exception codes. */
61#define GE_ILLEGALOP 0
62#define GE_PRIVOP 1
63#define GE_PRIVREG 2
64#define GE_RESREGFLD 3
65#define GE_DISBLDISTRAN 4
66#define GE_ILLEGALDEP 8
67
[154049e]68#define EOI 0 /**< The actual value doesn't matter. */
69
[b3f8fb7]70typedef struct {
71 uint128_t f2;
72 uint128_t f3;
73 uint128_t f4;
74 uint128_t f5;
75 uint128_t f6;
76 uint128_t f7;
77 uint128_t f8;
78 uint128_t f9;
79 uint128_t f10;
80 uint128_t f11;
81 uint128_t f12;
82 uint128_t f13;
83 uint128_t f14;
84 uint128_t f15;
85 uint128_t f16;
86 uint128_t f17;
87 uint128_t f18;
88 uint128_t f19;
89 uint128_t f20;
90 uint128_t f21;
91 uint128_t f22;
92 uint128_t f23;
93 uint128_t f24;
94 uint128_t f25;
95 uint128_t f26;
96 uint128_t f27;
97 uint128_t f28;
98 uint128_t f29;
99 uint128_t f30;
100 uint128_t f31;
[953b0f33]101
[7f1c620]102 uintptr_t ar_bsp;
103 uintptr_t ar_bspstore;
104 uintptr_t ar_bspstore_new;
105 uint64_t ar_rnat;
106 uint64_t ar_ifs;
107 uint64_t ar_pfs;
108 uint64_t ar_rsc;
109 uintptr_t cr_ifa;
[2ccd275]110 cr_isr_t cr_isr;
[7f1c620]111 uintptr_t cr_iipa;
[901122b]112 psr_t cr_ipsr;
[7f1c620]113 uintptr_t cr_iip;
114 uint64_t pr;
115 uintptr_t sp;
[901122b]116
117 /*
[1b03ed3]118 * The following variables are defined only for break_instruction
119 * handler.
[901122b]120 */
[7f1c620]121 uint64_t in0;
122 uint64_t in1;
123 uint64_t in2;
124 uint64_t in3;
125 uint64_t in4;
[1b03ed3]126 uint64_t in5;
127 uint64_t in6;
[b3f8fb7]128} istate_t;
[e2ec980f]129
[7f1c620]130static inline void istate_set_retaddr(istate_t *istate, uintptr_t retaddr)
[e3c762cd]131{
[ffdfcf0]132 istate->cr_iip = retaddr;
133 istate->cr_ipsr.ri = 0; /* return to instruction slot #0 */
[e3c762cd]134}
135
[7f1c620]136static inline unative_t istate_get_pc(istate_t *istate)
[874621f]137{
138 return istate->cr_iip;
139}
[06e1e95]140
[874621f]141static inline int istate_from_uspace(istate_t *istate)
142{
[de57e060]143 return (istate->cr_iip) < 0xe000000000000000ULL;
[874621f]144}
145
[e2ec980f]146extern void *ivt;
147
[7f1c620]148extern void general_exception(uint64_t vector, istate_t *istate);
149extern int break_instruction(uint64_t vector, istate_t *istate);
150extern void universal_handler(uint64_t vector, istate_t *istate);
151extern void nop_handler(uint64_t vector, istate_t *istate);
152extern void external_interrupt(uint64_t vector, istate_t *istate);
153extern void disabled_fp_register(uint64_t vector, istate_t *istate);
[9e1c942]154
[dbd1059]155#endif
[b45c443]156
[06e1e95]157/** @}
[b45c443]158 */
Note: See TracBrowser for help on using the repository browser.