source: mainline/kernel/arch/ia64/include/cpu.h@ b3f8fb7

lfn serial ticket/834-toolchain-update topic/msim-upgrade topic/simplify-dev-export
Last change on this file since b3f8fb7 was b3f8fb7, checked in by Martin Decky <martin@…>, 18 years ago

huge type system cleanup
remove cyclical type dependencies across multiple header files
many minor coding style fixes

  • Property mode set to 100644
File size: 2.0 KB
RevLine 
[30ef8ce]1/*
[df4ed85]2 * Copyright (c) 2005 Jakub Jermar
[30ef8ce]3 * All rights reserved.
4 *
5 * Redistribution and use in source and binary forms, with or without
6 * modification, are permitted provided that the following conditions
7 * are met:
8 *
9 * - Redistributions of source code must retain the above copyright
10 * notice, this list of conditions and the following disclaimer.
11 * - Redistributions in binary form must reproduce the above copyright
12 * notice, this list of conditions and the following disclaimer in the
13 * documentation and/or other materials provided with the distribution.
14 * - The name of the author may not be used to endorse or promote products
15 * derived from this software without specific prior written permission.
16 *
17 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
18 * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
19 * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
20 * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
21 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
22 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
23 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
24 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
25 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
26 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
27 */
28
[1bb2e7a]29/** @addtogroup ia64
[b45c443]30 * @{
31 */
32/** @file
33 */
34
[06e1e95]35#ifndef KERN_ia64_CPU_H_
36#define KERN_ia64_CPU_H_
[30ef8ce]37
[0172eba]38#include <arch/types.h>
39#include <arch/register.h>
[b3f8fb7]40#include <arch/asm.h>
[0172eba]41
42#define FAMILY_ITANIUM 0x7
43#define FAMILY_ITANIUM2 0x1f
[30ef8ce]44
[f429331]45typedef struct {
[7f1c620]46 uint64_t cpuid0;
47 uint64_t cpuid1;
[0172eba]48 cpuid3_t cpuid3;
[f429331]49} cpu_arch_t;
[0172eba]50
51/** Read CPUID register.
52 *
53 * @param n CPUID register number.
54 *
55 * @return Value of CPUID[n] register.
56 */
[7f1c620]57static inline uint64_t cpuid_read(int n)
[0172eba]58{
[7f1c620]59 uint64_t v;
[0172eba]60
[e7b7be3f]61 asm volatile ("mov %0 = cpuid[%1]\n" : "=r" (v) : "r" (n));
[30ef8ce]62
[0172eba]63 return v;
64}
65
[30ef8ce]66#endif
[b45c443]67
[1bb2e7a]68/** @}
[b45c443]69 */
Note: See TracBrowser for help on using the repository browser.