[b0bf501] | 1 | /*
|
---|
[df4ed85] | 2 | * Copyright (c) 2005 Jakub Jermar
|
---|
[b0bf501] | 3 | * All rights reserved.
|
---|
| 4 | *
|
---|
| 5 | * Redistribution and use in source and binary forms, with or without
|
---|
| 6 | * modification, are permitted provided that the following conditions
|
---|
| 7 | * are met:
|
---|
| 8 | *
|
---|
| 9 | * - Redistributions of source code must retain the above copyright
|
---|
| 10 | * notice, this list of conditions and the following disclaimer.
|
---|
| 11 | * - Redistributions in binary form must reproduce the above copyright
|
---|
| 12 | * notice, this list of conditions and the following disclaimer in the
|
---|
| 13 | * documentation and/or other materials provided with the distribution.
|
---|
| 14 | * - The name of the author may not be used to endorse or promote products
|
---|
| 15 | * derived from this software without specific prior written permission.
|
---|
| 16 | *
|
---|
| 17 | * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
|
---|
| 18 | * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
|
---|
| 19 | * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
|
---|
| 20 | * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
|
---|
| 21 | * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
|
---|
| 22 | * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
|
---|
| 23 | * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
|
---|
| 24 | * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
|
---|
| 25 | * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
|
---|
| 26 | * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
|
---|
| 27 | */
|
---|
| 28 |
|
---|
[e86a849a] | 29 | /** @addtogroup ia64
|
---|
[b45c443] | 30 | * @{
|
---|
| 31 | */
|
---|
| 32 | /** @file
|
---|
| 33 | */
|
---|
| 34 |
|
---|
[06e1e95] | 35 | #ifndef KERN_ia64_ATOMIC_H_
|
---|
| 36 | #define KERN_ia64_ATOMIC_H_
|
---|
[b0bf501] | 37 |
|
---|
[228666c] | 38 | static inline atomic_count_t test_and_set(atomic_t *val)
|
---|
[7038f55] | 39 | {
|
---|
[228666c] | 40 | atomic_count_t v;
|
---|
| 41 |
|
---|
[59e4864] | 42 | asm volatile (
|
---|
[e86a849a] | 43 | "movl %[v] = 0x1;;\n"
|
---|
| 44 | "xchg8 %[v] = %[count], %[v];;\n"
|
---|
| 45 | : [v] "=r" (v),
|
---|
| 46 | [count] "+m" (val->count)
|
---|
[59e4864] | 47 | );
|
---|
| 48 |
|
---|
| 49 | return v;
|
---|
| 50 | }
|
---|
| 51 |
|
---|
[7038f55] | 52 | static inline void atomic_lock_arch(atomic_t *val)
|
---|
| 53 | {
|
---|
| 54 | do {
|
---|
[228666c] | 55 | while (val->count);
|
---|
[7038f55] | 56 | } while (test_and_set(val));
|
---|
| 57 | }
|
---|
[59e4864] | 58 |
|
---|
[8b4d6cb] | 59 | static inline void atomic_inc(atomic_t *val)
|
---|
| 60 | {
|
---|
[228666c] | 61 | atomic_count_t v;
|
---|
[e86a849a] | 62 |
|
---|
| 63 | asm volatile (
|
---|
| 64 | "fetchadd8.rel %[v] = %[count], 1\n"
|
---|
| 65 | : [v] "=r" (v),
|
---|
| 66 | [count] "+m" (val->count)
|
---|
| 67 | );
|
---|
[8b4d6cb] | 68 | }
|
---|
| 69 |
|
---|
| 70 | static inline void atomic_dec(atomic_t *val)
|
---|
| 71 | {
|
---|
[228666c] | 72 | atomic_count_t v;
|
---|
[e86a849a] | 73 |
|
---|
| 74 | asm volatile (
|
---|
| 75 | "fetchadd8.rel %[v] = %[count], -1\n"
|
---|
| 76 | : [v] "=r" (v),
|
---|
| 77 | [count] "+m" (val->count)
|
---|
| 78 | );
|
---|
[8b4d6cb] | 79 | }
|
---|
[73a4bab] | 80 |
|
---|
[228666c] | 81 | static inline atomic_count_t atomic_preinc(atomic_t *val)
|
---|
[8b4d6cb] | 82 | {
|
---|
[228666c] | 83 | atomic_count_t v;
|
---|
[e86a849a] | 84 |
|
---|
| 85 | asm volatile (
|
---|
| 86 | "fetchadd8.rel %[v] = %[count], 1\n"
|
---|
| 87 | : [v] "=r" (v),
|
---|
| 88 | [count] "+m" (val->count)
|
---|
| 89 | );
|
---|
| 90 |
|
---|
| 91 | return (v + 1);
|
---|
[8b4d6cb] | 92 | }
|
---|
[73a4bab] | 93 |
|
---|
[228666c] | 94 | static inline atomic_count_t atomic_predec(atomic_t *val)
|
---|
[8b4d6cb] | 95 | {
|
---|
[228666c] | 96 | atomic_count_t v;
|
---|
[e86a849a] | 97 |
|
---|
| 98 | asm volatile (
|
---|
| 99 | "fetchadd8.rel %[v] = %[count], -1\n"
|
---|
| 100 | : [v] "=r" (v),
|
---|
| 101 | [count] "+m" (val->count)
|
---|
| 102 | );
|
---|
| 103 |
|
---|
| 104 | return (v - 1);
|
---|
[8b4d6cb] | 105 | }
|
---|
| 106 |
|
---|
[228666c] | 107 | static inline atomic_count_t atomic_postinc(atomic_t *val)
|
---|
[8b4d6cb] | 108 | {
|
---|
[228666c] | 109 | atomic_count_t v;
|
---|
[e86a849a] | 110 |
|
---|
| 111 | asm volatile (
|
---|
| 112 | "fetchadd8.rel %[v] = %[count], 1\n"
|
---|
| 113 | : [v] "=r" (v),
|
---|
| 114 | [count] "+m" (val->count)
|
---|
| 115 | );
|
---|
| 116 |
|
---|
| 117 | return v;
|
---|
[8b4d6cb] | 118 | }
|
---|
| 119 |
|
---|
[228666c] | 120 | static inline atomic_count_t atomic_postdec(atomic_t *val)
|
---|
[8b4d6cb] | 121 | {
|
---|
[228666c] | 122 | atomic_count_t v;
|
---|
[e86a849a] | 123 |
|
---|
| 124 | asm volatile (
|
---|
| 125 | "fetchadd8.rel %[v] = %[count], -1\n"
|
---|
| 126 | : [v] "=r" (v),
|
---|
| 127 | [count] "+m" (val->count)
|
---|
| 128 | );
|
---|
| 129 |
|
---|
| 130 | return v;
|
---|
[8b4d6cb] | 131 | }
|
---|
[59e07c91] | 132 |
|
---|
[b0bf501] | 133 | #endif
|
---|
[b45c443] | 134 |
|
---|
[06e1e95] | 135 | /** @}
|
---|
[b45c443] | 136 | */
|
---|