source: mainline/kernel/arch/ia32/src/smp/apic.c@ 7e752b2

lfn serial ticket/834-toolchain-update topic/msim-upgrade topic/simplify-dev-export
Last change on this file since 7e752b2 was 7e752b2, checked in by Martin Decky <martin@…>, 15 years ago
  • correct printf() formatting strings and corresponding arguments
  • minor cstyle changes and other small fixes
  • Property mode set to 100644
File size: 14.5 KB
Line 
1/*
2 * Copyright (c) 2001-2004 Jakub Jermar
3 * All rights reserved.
4 *
5 * Redistribution and use in source and binary forms, with or without
6 * modification, are permitted provided that the following conditions
7 * are met:
8 *
9 * - Redistributions of source code must retain the above copyright
10 * notice, this list of conditions and the following disclaimer.
11 * - Redistributions in binary form must reproduce the above copyright
12 * notice, this list of conditions and the following disclaimer in the
13 * documentation and/or other materials provided with the distribution.
14 * - The name of the author may not be used to endorse or promote products
15 * derived from this software without specific prior written permission.
16 *
17 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
18 * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
19 * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
20 * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
21 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
22 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
23 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
24 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
25 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
26 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
27 */
28
29/** @addtogroup ia32
30 * @{
31 */
32/** @file
33 */
34
35#include <typedefs.h>
36#include <arch/smp/apic.h>
37#include <arch/smp/ap.h>
38#include <arch/smp/mps.h>
39#include <arch/boot/boot.h>
40#include <mm/page.h>
41#include <time/delay.h>
42#include <interrupt.h>
43#include <arch/interrupt.h>
44#include <print.h>
45#include <arch/asm.h>
46#include <arch.h>
47#include <ddi/irq.h>
48#include <ddi/device.h>
49
50#ifdef CONFIG_SMP
51
52/*
53 * Advanced Programmable Interrupt Controller for SMP systems.
54 * Tested on:
55 * Bochs 2.0.2 - Bochs 2.2.6 with 2-8 CPUs
56 * Simics 2.0.28 - Simics 2.2.19 2-15 CPUs
57 * VMware Workstation 5.5 with 2 CPUs
58 * QEMU 0.8.0 with 2-15 CPUs
59 * ASUS P/I-P65UP5 + ASUS C-P55T2D REV. 1.41 with 2x 200Mhz Pentium CPUs
60 * ASUS PCH-DL with 2x 3000Mhz Pentium 4 Xeon (HT) CPUs
61 * MSI K7D Master-L with 2x 2100MHz Athlon MP CPUs
62 *
63 */
64
65/*
66 * These variables either stay configured as initilalized, or are changed by
67 * the MP configuration code.
68 *
69 * Pay special attention to the volatile keyword. Without it, gcc -O2 would
70 * optimize the code too much and accesses to l_apic and io_apic, that must
71 * always be 32-bit, would use byte oriented instructions.
72 *
73 */
74volatile uint32_t *l_apic = (uint32_t *) UINT32_C(0xfee00000);
75volatile uint32_t *io_apic = (uint32_t *) UINT32_C(0xfec00000);
76
77uint32_t apic_id_mask = 0;
78uint8_t bsp_l_apic = 0;
79
80static irq_t l_apic_timer_irq;
81
82static int apic_poll_errors(void);
83
84#ifdef LAPIC_VERBOSE
85static const char *delmod_str[] = {
86 "Fixed",
87 "Lowest Priority",
88 "SMI",
89 "Reserved",
90 "NMI",
91 "INIT",
92 "STARTUP",
93 "ExtInt"
94};
95
96static const char *destmod_str[] = {
97 "Physical",
98 "Logical"
99};
100
101static const char *trigmod_str[] = {
102 "Edge",
103 "Level"
104};
105
106static const char *mask_str[] = {
107 "Unmasked",
108 "Masked"
109};
110
111static const char *delivs_str[] = {
112 "Idle",
113 "Send Pending"
114};
115
116static const char *tm_mode_str[] = {
117 "One-shot",
118 "Periodic"
119};
120
121static const char *intpol_str[] = {
122 "Polarity High",
123 "Polarity Low"
124};
125#endif /* LAPIC_VERBOSE */
126
127/** APIC spurious interrupt handler.
128 *
129 * @param n Interrupt vector.
130 * @param istate Interrupted state.
131 *
132 */
133static void apic_spurious(unsigned int n __attribute__((unused)),
134 istate_t *istate __attribute__((unused)))
135{
136#ifdef CONFIG_DEBUG
137 printf("cpu%u: APIC spurious interrupt\n", CPU->id);
138#endif
139}
140
141static irq_ownership_t l_apic_timer_claim(irq_t *irq)
142{
143 return IRQ_ACCEPT;
144}
145
146static void l_apic_timer_irq_handler(irq_t *irq)
147{
148 /*
149 * Holding a spinlock could prevent clock() from preempting
150 * the current thread. In this case, we don't need to hold the
151 * irq->lock so we just unlock it and then lock it again.
152 */
153 irq_spinlock_unlock(&irq->lock, false);
154 clock();
155 irq_spinlock_lock(&irq->lock, false);
156}
157
158/** Get Local APIC ID.
159 *
160 * @return Local APIC ID.
161 *
162 */
163static uint8_t l_apic_id(void)
164{
165 l_apic_id_t idreg;
166
167 idreg.value = l_apic[L_APIC_ID];
168 return idreg.apic_id;
169}
170
171/** Initialize APIC on BSP. */
172void apic_init(void)
173{
174 exc_register(VECTOR_APIC_SPUR, "apic_spurious", false,
175 (iroutine_t) apic_spurious);
176
177 enable_irqs_function = io_apic_enable_irqs;
178 disable_irqs_function = io_apic_disable_irqs;
179 eoi_function = l_apic_eoi;
180
181 /*
182 * Configure interrupt routing.
183 * IRQ 0 remains masked as the time signal is generated by l_apic's themselves.
184 * Other interrupts will be forwarded to the lowest priority CPU.
185 */
186 io_apic_disable_irqs(0xffffU);
187
188 irq_initialize(&l_apic_timer_irq);
189 l_apic_timer_irq.preack = true;
190 l_apic_timer_irq.devno = device_assign_devno();
191 l_apic_timer_irq.inr = IRQ_CLK;
192 l_apic_timer_irq.claim = l_apic_timer_claim;
193 l_apic_timer_irq.handler = l_apic_timer_irq_handler;
194 irq_register(&l_apic_timer_irq);
195
196 uint8_t i;
197 for (i = 0; i < IRQ_COUNT; i++) {
198 int pin;
199
200 if ((pin = smp_irq_to_pin(i)) != -1)
201 io_apic_change_ioredtbl((uint8_t) pin, DEST_ALL, (uint8_t) (IVT_IRQBASE + i), LOPRI);
202 }
203
204 /*
205 * Ensure that io_apic has unique ID.
206 */
207 io_apic_id_t idreg;
208
209 idreg.value = io_apic_read(IOAPICID);
210 if ((1 << idreg.apic_id) & apic_id_mask) { /* See if IO APIC ID is used already */
211 for (i = 0; i < APIC_ID_COUNT; i++) {
212 if (!((1 << i) & apic_id_mask)) {
213 idreg.apic_id = i;
214 io_apic_write(IOAPICID, idreg.value);
215 break;
216 }
217 }
218 }
219
220 /*
221 * Configure the BSP's lapic.
222 */
223 l_apic_init();
224 l_apic_debug();
225
226 bsp_l_apic = l_apic_id();
227}
228
229/** Poll for APIC errors.
230 *
231 * Examine Error Status Register and report all errors found.
232 *
233 * @return 0 on error, 1 on success.
234 *
235 */
236int apic_poll_errors(void)
237{
238 esr_t esr;
239
240 esr.value = l_apic[ESR];
241
242 if (esr.send_checksum_error)
243 printf("Send Checksum Error\n");
244 if (esr.receive_checksum_error)
245 printf("Receive Checksum Error\n");
246 if (esr.send_accept_error)
247 printf("Send Accept Error\n");
248 if (esr.receive_accept_error)
249 printf("Receive Accept Error\n");
250 if (esr.send_illegal_vector)
251 printf("Send Illegal Vector\n");
252 if (esr.received_illegal_vector)
253 printf("Received Illegal Vector\n");
254 if (esr.illegal_register_address)
255 printf("Illegal Register Address\n");
256
257 return !esr.err_bitmap;
258}
259
260/** Send all CPUs excluding CPU IPI vector.
261 *
262 * @param vector Interrupt vector to be sent.
263 *
264 * @return 0 on failure, 1 on success.
265 *
266 */
267int l_apic_broadcast_custom_ipi(uint8_t vector)
268{
269 icr_t icr;
270
271 icr.lo = l_apic[ICRlo];
272 icr.delmod = DELMOD_FIXED;
273 icr.destmod = DESTMOD_LOGIC;
274 icr.level = LEVEL_ASSERT;
275 icr.shorthand = SHORTHAND_ALL_EXCL;
276 icr.trigger_mode = TRIGMOD_LEVEL;
277 icr.vector = vector;
278
279 l_apic[ICRlo] = icr.lo;
280
281 icr.lo = l_apic[ICRlo];
282 if (icr.delivs == DELIVS_PENDING) {
283#ifdef CONFIG_DEBUG
284 printf("IPI is pending.\n");
285#endif
286 }
287
288 return apic_poll_errors();
289}
290
291/** Universal Start-up Algorithm for bringing up the AP processors.
292 *
293 * @param apicid APIC ID of the processor to be brought up.
294 *
295 * @return 0 on failure, 1 on success.
296 *
297 */
298int l_apic_send_init_ipi(uint8_t apicid)
299{
300 /*
301 * Read the ICR register in and zero all non-reserved fields.
302 */
303 icr_t icr;
304
305 icr.lo = l_apic[ICRlo];
306 icr.hi = l_apic[ICRhi];
307
308 icr.delmod = DELMOD_INIT;
309 icr.destmod = DESTMOD_PHYS;
310 icr.level = LEVEL_ASSERT;
311 icr.trigger_mode = TRIGMOD_LEVEL;
312 icr.shorthand = SHORTHAND_NONE;
313 icr.vector = 0;
314 icr.dest = apicid;
315
316 l_apic[ICRhi] = icr.hi;
317 l_apic[ICRlo] = icr.lo;
318
319 /*
320 * According to MP Specification, 20us should be enough to
321 * deliver the IPI.
322 */
323 delay(20);
324
325 if (!apic_poll_errors())
326 return 0;
327
328 icr.lo = l_apic[ICRlo];
329 if (icr.delivs == DELIVS_PENDING) {
330#ifdef CONFIG_DEBUG
331 printf("IPI is pending.\n");
332#endif
333 }
334
335 icr.delmod = DELMOD_INIT;
336 icr.destmod = DESTMOD_PHYS;
337 icr.level = LEVEL_DEASSERT;
338 icr.shorthand = SHORTHAND_NONE;
339 icr.trigger_mode = TRIGMOD_LEVEL;
340 icr.vector = 0;
341 l_apic[ICRlo] = icr.lo;
342
343 /*
344 * Wait 10ms as MP Specification specifies.
345 */
346 delay(10000);
347
348 if (!is_82489DX_apic(l_apic[LAVR])) {
349 /*
350 * If this is not 82489DX-based l_apic we must send two STARTUP IPI's.
351 */
352 unsigned int i;
353 for (i = 0; i < 2; i++) {
354 icr.lo = l_apic[ICRlo];
355 icr.vector = (uint8_t) (((uintptr_t) ap_boot) >> 12); /* calculate the reset vector */
356 icr.delmod = DELMOD_STARTUP;
357 icr.destmod = DESTMOD_PHYS;
358 icr.level = LEVEL_ASSERT;
359 icr.shorthand = SHORTHAND_NONE;
360 icr.trigger_mode = TRIGMOD_LEVEL;
361 l_apic[ICRlo] = icr.lo;
362 delay(200);
363 }
364 }
365
366 return apic_poll_errors();
367}
368
369/** Initialize Local APIC. */
370void l_apic_init(void)
371{
372 /* Initialize LVT Error register. */
373 lvt_error_t error;
374
375 error.value = l_apic[LVT_Err];
376 error.masked = true;
377 l_apic[LVT_Err] = error.value;
378
379 /* Initialize LVT LINT0 register. */
380 lvt_lint_t lint;
381
382 lint.value = l_apic[LVT_LINT0];
383 lint.masked = true;
384 l_apic[LVT_LINT0] = lint.value;
385
386 /* Initialize LVT LINT1 register. */
387 lint.value = l_apic[LVT_LINT1];
388 lint.masked = true;
389 l_apic[LVT_LINT1] = lint.value;
390
391 /* Task Priority Register initialization. */
392 tpr_t tpr;
393
394 tpr.value = l_apic[TPR];
395 tpr.pri_sc = 0;
396 tpr.pri = 0;
397 l_apic[TPR] = tpr.value;
398
399 /* Spurious-Interrupt Vector Register initialization. */
400 svr_t svr;
401
402 svr.value = l_apic[SVR];
403 svr.vector = VECTOR_APIC_SPUR;
404 svr.lapic_enabled = true;
405 svr.focus_checking = true;
406 l_apic[SVR] = svr.value;
407
408 if (CPU->arch.family >= 6)
409 enable_l_apic_in_msr();
410
411 /* Interrupt Command Register initialization. */
412 icr_t icr;
413
414 icr.lo = l_apic[ICRlo];
415 icr.delmod = DELMOD_INIT;
416 icr.destmod = DESTMOD_PHYS;
417 icr.level = LEVEL_DEASSERT;
418 icr.shorthand = SHORTHAND_ALL_INCL;
419 icr.trigger_mode = TRIGMOD_LEVEL;
420 l_apic[ICRlo] = icr.lo;
421
422 /* Timer Divide Configuration Register initialization. */
423 tdcr_t tdcr;
424
425 tdcr.value = l_apic[TDCR];
426 tdcr.div_value = DIVIDE_1;
427 l_apic[TDCR] = tdcr.value;
428
429 /* Program local timer. */
430 lvt_tm_t tm;
431
432 tm.value = l_apic[LVT_Tm];
433 tm.vector = VECTOR_CLK;
434 tm.mode = TIMER_PERIODIC;
435 tm.masked = false;
436 l_apic[LVT_Tm] = tm.value;
437
438 /*
439 * Measure and configure the timer to generate timer
440 * interrupt with period 1s/HZ seconds.
441 */
442 uint32_t t1 = l_apic[CCRT];
443 l_apic[ICRT] = 0xffffffff;
444
445 while (l_apic[CCRT] == t1);
446
447 t1 = l_apic[CCRT];
448 delay(1000000 / HZ);
449 uint32_t t2 = l_apic[CCRT];
450
451 l_apic[ICRT] = t1 - t2;
452
453 /* Program Logical Destination Register. */
454 ASSERT(CPU->id < 8);
455 ldr_t ldr;
456
457 ldr.value = l_apic[LDR];
458 ldr.id = (uint8_t) (1 << CPU->id);
459 l_apic[LDR] = ldr.value;
460
461 /* Program Destination Format Register for Flat mode. */
462 dfr_t dfr;
463
464 dfr.value = l_apic[DFR];
465 dfr.model = MODEL_FLAT;
466 l_apic[DFR] = dfr.value;
467}
468
469/** Local APIC End of Interrupt. */
470void l_apic_eoi(void)
471{
472 l_apic[EOI] = 0;
473}
474
475/** Dump content of Local APIC registers. */
476void l_apic_debug(void)
477{
478#ifdef LAPIC_VERBOSE
479 printf("LVT on cpu%u, LAPIC ID: %" PRIu8 "\n",
480 CPU->id, l_apic_id());
481
482 lvt_tm_t tm;
483 tm.value = l_apic[LVT_Tm];
484 printf("LVT Tm: vector=%" PRIu8 ", %s, %s, %s\n",
485 tm.vector, delivs_str[tm.delivs], mask_str[tm.masked],
486 tm_mode_str[tm.mode]);
487
488 lvt_lint_t lint;
489 lint.value = l_apic[LVT_LINT0];
490 printf("LVT LINT0: vector=%" PRIu8 ", %s, %s, %s, irr=%u, %s, %s\n",
491 tm.vector, delmod_str[lint.delmod], delivs_str[lint.delivs],
492 intpol_str[lint.intpol], lint.irr, trigmod_str[lint.trigger_mode],
493 mask_str[lint.masked]);
494
495 lint.value = l_apic[LVT_LINT1];
496 printf("LVT LINT1: vector=%" PRIu8 ", %s, %s, %s, irr=%u, %s, %s\n",
497 tm.vector, delmod_str[lint.delmod], delivs_str[lint.delivs],
498 intpol_str[lint.intpol], lint.irr, trigmod_str[lint.trigger_mode],
499 mask_str[lint.masked]);
500
501 lvt_error_t error;
502 error.value = l_apic[LVT_Err];
503 printf("LVT Err: vector=%" PRIu8 ", %s, %s\n", error.vector,
504 delivs_str[error.delivs], mask_str[error.masked]);
505#endif
506}
507
508/** Read from IO APIC register.
509 *
510 * @param address IO APIC register address.
511 *
512 * @return Content of the addressed IO APIC register.
513 *
514 */
515uint32_t io_apic_read(uint8_t address)
516{
517 io_regsel_t regsel;
518
519 regsel.value = io_apic[IOREGSEL];
520 regsel.reg_addr = address;
521 io_apic[IOREGSEL] = regsel.value;
522 return io_apic[IOWIN];
523}
524
525/** Write to IO APIC register.
526 *
527 * @param address IO APIC register address.
528 * @param val Content to be written to the addressed IO APIC register.
529 *
530 */
531void io_apic_write(uint8_t address, uint32_t val)
532{
533 io_regsel_t regsel;
534
535 regsel.value = io_apic[IOREGSEL];
536 regsel.reg_addr = address;
537 io_apic[IOREGSEL] = regsel.value;
538 io_apic[IOWIN] = val;
539}
540
541/** Change some attributes of one item in I/O Redirection Table.
542 *
543 * @param pin IO APIC pin number.
544 * @param dest Interrupt destination address.
545 * @param vec Interrupt vector to trigger.
546 * @param flags Flags.
547 *
548 */
549void io_apic_change_ioredtbl(uint8_t pin, uint8_t dest, uint8_t vec,
550 unsigned int flags)
551{
552 unsigned int dlvr;
553
554 if (flags & LOPRI)
555 dlvr = DELMOD_LOWPRI;
556 else
557 dlvr = DELMOD_FIXED;
558
559 io_redirection_reg_t reg;
560 reg.lo = io_apic_read((uint8_t) (IOREDTBL + pin * 2));
561 reg.hi = io_apic_read((uint8_t) (IOREDTBL + pin * 2 + 1));
562
563 reg.dest = dest;
564 reg.destmod = DESTMOD_LOGIC;
565 reg.trigger_mode = TRIGMOD_EDGE;
566 reg.intpol = POLARITY_HIGH;
567 reg.delmod = dlvr;
568 reg.intvec = vec;
569
570 io_apic_write((uint8_t) (IOREDTBL + pin * 2), reg.lo);
571 io_apic_write((uint8_t) (IOREDTBL + pin * 2 + 1), reg.hi);
572}
573
574/** Mask IRQs in IO APIC.
575 *
576 * @param irqmask Bitmask of IRQs to be masked (0 = do not mask, 1 = mask).
577 *
578 */
579void io_apic_disable_irqs(uint16_t irqmask)
580{
581 unsigned int i;
582 for (i = 0; i < 16; i++) {
583 if (irqmask & (1 << i)) {
584 /*
585 * Mask the signal input in IO APIC if there is a
586 * mapping for the respective IRQ number.
587 */
588 int pin = smp_irq_to_pin(i);
589 if (pin != -1) {
590 io_redirection_reg_t reg;
591
592 reg.lo = io_apic_read((uint8_t) (IOREDTBL + pin * 2));
593 reg.masked = true;
594 io_apic_write((uint8_t) (IOREDTBL + pin * 2), reg.lo);
595 }
596
597 }
598 }
599}
600
601/** Unmask IRQs in IO APIC.
602 *
603 * @param irqmask Bitmask of IRQs to be unmasked (0 = do not unmask, 1 = unmask).
604 *
605 */
606void io_apic_enable_irqs(uint16_t irqmask)
607{
608 unsigned int i;
609 for (i = 0; i < 16; i++) {
610 if (irqmask & (1 << i)) {
611 /*
612 * Unmask the signal input in IO APIC if there is a
613 * mapping for the respective IRQ number.
614 */
615 int pin = smp_irq_to_pin(i);
616 if (pin != -1) {
617 io_redirection_reg_t reg;
618
619 reg.lo = io_apic_read((uint8_t) (IOREDTBL + pin * 2));
620 reg.masked = false;
621 io_apic_write((uint8_t) (IOREDTBL + pin * 2), reg.lo);
622 }
623
624 }
625 }
626}
627
628#endif /* CONFIG_SMP */
629
630/** @}
631 */
Note: See TracBrowser for help on using the repository browser.