source: mainline/kernel/arch/ia32/src/pm.c@ d7baee6

lfn serial ticket/834-toolchain-update topic/msim-upgrade topic/simplify-dev-export
Last change on this file since d7baee6 was cea12e9, checked in by Martin Decky <martin@…>, 19 years ago

ia32: adopt new IRQ interface, mouse not tested yet

  • Property mode set to 100644
File size: 6.1 KB
RevLine 
[f761f1eb]1/*
2 * Copyright (C) 2001-2004 Jakub Jermar
3 * All rights reserved.
4 *
5 * Redistribution and use in source and binary forms, with or without
6 * modification, are permitted provided that the following conditions
7 * are met:
8 *
9 * - Redistributions of source code must retain the above copyright
10 * notice, this list of conditions and the following disclaimer.
11 * - Redistributions in binary form must reproduce the above copyright
12 * notice, this list of conditions and the following disclaimer in the
13 * documentation and/or other materials provided with the distribution.
14 * - The name of the author may not be used to endorse or promote products
15 * derived from this software without specific prior written permission.
16 *
17 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
18 * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
19 * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
20 * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
21 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
22 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
23 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
24 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
25 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
26 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
27 */
28
[06e1e95]29/** @addtogroup ia32
[b45c443]30 * @{
31 */
32/** @file
33 */
34
[f761f1eb]35#include <arch/pm.h>
36#include <config.h>
37#include <arch/types.h>
38#include <typedefs.h>
39#include <arch/interrupt.h>
40#include <arch/asm.h>
41#include <arch/context.h>
42#include <panic.h>
[b07769b6]43#include <arch/mm/page.h>
[085d973]44#include <mm/slab.h>
[9c0a9b3]45#include <memstr.h>
[375237d1]46#include <arch/boot/boot.h>
[fcfac420]47#include <interrupt.h>
[f761f1eb]48
49/*
[397c77f]50 * Early ia32 configuration functions and data structures.
[f761f1eb]51 */
52
53/*
54 * We have no use for segmentation so we set up flat mode. In this
55 * mode, we use, for each privilege level, two segments spanning the
56 * whole memory. One is for code and one is for data.
[281b607]57 *
58 * One is for GS register which holds pointer to the TLS thread
59 * structure in it's base.
[f761f1eb]60 */
[39cea6a]61descriptor_t gdt[GDT_ITEMS] = {
[76cec1e]62 /* NULL descriptor */
63 { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
64 /* KTEXT descriptor */
65 { 0xffff, 0, 0, AR_PRESENT | AR_CODE | DPL_KERNEL, 0xf, 0, 0, 1, 1, 0 },
66 /* KDATA descriptor */
67 { 0xffff, 0, 0, AR_PRESENT | AR_DATA | AR_WRITABLE | DPL_KERNEL, 0xf, 0, 0, 1, 1, 0 },
68 /* UTEXT descriptor */
69 { 0xffff, 0, 0, AR_PRESENT | AR_CODE | DPL_USER, 0xf, 0, 0, 1, 1, 0 },
70 /* UDATA descriptor */
71 { 0xffff, 0, 0, AR_PRESENT | AR_DATA | AR_WRITABLE | DPL_USER, 0xf, 0, 0, 1, 1, 0 },
72 /* TSS descriptor - set up will be completed later */
[281b607]73 { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
[0ddeabc]74 /* TLS descriptor */
[22cf454d]75 { 0xffff, 0, 0, AR_PRESENT | AR_DATA | AR_WRITABLE | DPL_USER, 0xf, 0, 0, 1, 1, 0 },
76 /* VESA Init descriptor */
[e8194664]77#ifdef CONFIG_FB
[de07bcf]78 { 0xffff, 0, VESA_INIT_SEGMENT>>12, AR_PRESENT | AR_CODE | DPL_KERNEL, 0xf, 0, 0, 0, 0, 0 }
[e8194664]79#endif
[f761f1eb]80};
81
[39cea6a]82static idescriptor_t idt[IDT_ITEMS];
[f761f1eb]83
[39cea6a]84static tss_t tss;
[f761f1eb]85
[39cea6a]86tss_t *tss_p = NULL;
[f761f1eb]87
[cb4b61d]88/* gdtr is changed by kmp before next CPU is initialized */
[7f1c620]89ptr_16_32_t bootstrap_gdtr = { .limit = sizeof(gdt), .base = KA2PA((uintptr_t) gdt) };
90ptr_16_32_t gdtr = { .limit = sizeof(gdt), .base = (uintptr_t) gdt };
[f761f1eb]91
[7f1c620]92void gdt_setbase(descriptor_t *d, uintptr_t base)
[f761f1eb]93{
[76cec1e]94 d->base_0_15 = base & 0xffff;
95 d->base_16_23 = ((base) >> 16) & 0xff;
96 d->base_24_31 = ((base) >> 24) & 0xff;
[f761f1eb]97}
98
[7f1c620]99void gdt_setlimit(descriptor_t *d, uint32_t limit)
[f761f1eb]100{
[76cec1e]101 d->limit_0_15 = limit & 0xffff;
102 d->limit_16_19 = (limit >> 16) & 0xf;
[f761f1eb]103}
104
[7f1c620]105void idt_setoffset(idescriptor_t *d, uintptr_t offset)
[f761f1eb]106{
[b0bf501]107 /*
108 * Offset is a linear address.
109 */
110 d->offset_0_15 = offset & 0xffff;
111 d->offset_16_31 = offset >> 16;
[f761f1eb]112}
113
[39cea6a]114void tss_initialize(tss_t *t)
[f761f1eb]115{
[7f1c620]116 memsetb((uintptr_t) t, sizeof(struct tss), 0);
[f761f1eb]117}
118
119/*
120 * This function takes care of proper setup of IDT and IDTR.
121 */
122void idt_init(void)
123{
[39cea6a]124 idescriptor_t *d;
[f761f1eb]125 int i;
[76cec1e]126
[f761f1eb]127 for (i = 0; i < IDT_ITEMS; i++) {
128 d = &idt[i];
129
130 d->unused = 0;
131 d->selector = selector(KTEXT_DES);
132
133 d->access = AR_PRESENT | AR_INTERRUPT; /* masking interrupt */
134
135 if (i == VECTOR_SYSCALL) {
136 /*
137 * The syscall interrupt gate must be calleable from userland.
138 */
139 d->access |= DPL_USER;
140 }
141
[cea12e9]142 idt_setoffset(d, ((uintptr_t) interrupt_handlers) + i * interrupt_handler_size);
[f761f1eb]143 }
144}
145
146
[60875800]147/* Clean IOPL(12,13) and NT(14) flags in EFLAGS register */
[c192134]148static void clean_IOPL_NT_flags(void)
149{
[39cea6a]150 __asm__ volatile (
151 "pushfl\n"
152 "pop %%eax\n"
153 "and $0xffff8fff, %%eax\n"
154 "push %%eax\n"
155 "popfl\n"
156 : : : "eax"
[c192134]157 );
158}
159
[60875800]160/* Clean AM(18) flag in CR0 register */
[1eb0dd13]161static void clean_AM_flag(void)
162{
[39cea6a]163 __asm__ volatile (
164 "mov %%cr0, %%eax\n"
165 "and $0xfffbffff, %%eax\n"
166 "mov %%eax, %%cr0\n"
167 : : : "eax"
[1eb0dd13]168 );
169}
170
[f761f1eb]171void pm_init(void)
172{
[39cea6a]173 descriptor_t *gdt_p = (descriptor_t *) gdtr.base;
174 ptr_16_32_t idtr;
[69bd642]175
176 /*
177 * Update addresses in GDT and IDT to their virtual counterparts.
178 */
[4533601]179 idtr.limit = sizeof(idt);
[7f1c620]180 idtr.base = (uintptr_t) idt;
[897ad60]181 gdtr_load(&gdtr);
182 idtr_load(&idtr);
[69bd642]183
[f761f1eb]184 /*
185 * Each CPU has its private GDT and TSS.
186 * All CPUs share one IDT.
187 */
188
189 if (config.cpu_active == 1) {
190 idt_init();
191 /*
192 * NOTE: bootstrap CPU has statically allocated TSS, because
193 * the heap hasn't been initialized so far.
194 */
195 tss_p = &tss;
196 }
197 else {
[39cea6a]198 tss_p = (tss_t *) malloc(sizeof(tss_t), FRAME_ATOMIC);
[f761f1eb]199 if (!tss_p)
[02a99d2]200 panic("could not allocate TSS\n");
[f761f1eb]201 }
202
203 tss_initialize(tss_p);
204
205 gdt_p[TSS_DES].access = AR_PRESENT | AR_TSS | DPL_KERNEL;
206 gdt_p[TSS_DES].special = 1;
[11928d5]207 gdt_p[TSS_DES].granularity = 0;
[f761f1eb]208
[7f1c620]209 gdt_setbase(&gdt_p[TSS_DES], (uintptr_t) tss_p);
[11928d5]210 gdt_setlimit(&gdt_p[TSS_DES], TSS_BASIC_SIZE - 1);
[f761f1eb]211
212 /*
213 * As of this moment, the current CPU has its own GDT pointing
214 * to its own TSS. We just need to load the TR register.
215 */
[897ad60]216 tr_load(selector(TSS_DES));
[c192134]217
[11928d5]218 clean_IOPL_NT_flags(); /* Disable I/O on nonprivileged levels and clear NT flag. */
[60875800]219 clean_AM_flag(); /* Disable alignment check */
[f761f1eb]220}
[281b607]221
[7f1c620]222void set_tls_desc(uintptr_t tls)
[281b607]223{
[39cea6a]224 ptr_16_32_t cpugdtr;
[e185136]225 descriptor_t *gdt_p;
[281b607]226
[897ad60]227 gdtr_store(&cpugdtr);
[e185136]228 gdt_p = (descriptor_t *) cpugdtr.base;
[281b607]229 gdt_setbase(&gdt_p[TLS_DES], tls);
230 /* Reload gdt register to update GS in CPU */
[897ad60]231 gdtr_load(&cpugdtr);
[281b607]232}
[b45c443]233
[06e1e95]234/** @}
[b45c443]235 */
Note: See TracBrowser for help on using the repository browser.