source: mainline/kernel/arch/ia32/src/pm.c@ 074c9bd

lfn serial ticket/834-toolchain-update topic/msim-upgrade topic/simplify-dev-export
Last change on this file since 074c9bd was f4946de, checked in by Jakub Jermar <jakub@…>, 15 years ago

Use trap gate instead of interrupt gate for the syscall int handler.

  • Property mode set to 100644
File size: 8.8 KB
RevLine 
[f761f1eb]1/*
[df4ed85]2 * Copyright (c) 2001-2004 Jakub Jermar
[f761f1eb]3 * All rights reserved.
4 *
5 * Redistribution and use in source and binary forms, with or without
6 * modification, are permitted provided that the following conditions
7 * are met:
8 *
9 * - Redistributions of source code must retain the above copyright
10 * notice, this list of conditions and the following disclaimer.
11 * - Redistributions in binary form must reproduce the above copyright
12 * notice, this list of conditions and the following disclaimer in the
13 * documentation and/or other materials provided with the distribution.
14 * - The name of the author may not be used to endorse or promote products
15 * derived from this software without specific prior written permission.
16 *
17 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
18 * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
19 * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
20 * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
21 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
22 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
23 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
24 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
25 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
26 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
27 */
28
[add04f7]29/** @addtogroup ia32
[b45c443]30 * @{
31 */
32/** @file
33 */
34
[f761f1eb]35#include <arch/pm.h>
36#include <config.h>
[d99c1d2]37#include <typedefs.h>
[f761f1eb]38#include <arch/interrupt.h>
39#include <arch/asm.h>
40#include <arch/context.h>
41#include <panic.h>
[b07769b6]42#include <arch/mm/page.h>
[085d973]43#include <mm/slab.h>
[9c0a9b3]44#include <memstr.h>
[375237d1]45#include <arch/boot/boot.h>
[fcfac420]46#include <interrupt.h>
[f761f1eb]47
48/*
[397c77f]49 * Early ia32 configuration functions and data structures.
[f761f1eb]50 */
51
52/*
53 * We have no use for segmentation so we set up flat mode. In this
54 * mode, we use, for each privilege level, two segments spanning the
55 * whole memory. One is for code and one is for data.
[281b607]56 *
57 * One is for GS register which holds pointer to the TLS thread
58 * structure in it's base.
[f761f1eb]59 */
[39cea6a]60descriptor_t gdt[GDT_ITEMS] = {
[76cec1e]61 /* NULL descriptor */
62 { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
63 /* KTEXT descriptor */
64 { 0xffff, 0, 0, AR_PRESENT | AR_CODE | DPL_KERNEL, 0xf, 0, 0, 1, 1, 0 },
65 /* KDATA descriptor */
66 { 0xffff, 0, 0, AR_PRESENT | AR_DATA | AR_WRITABLE | DPL_KERNEL, 0xf, 0, 0, 1, 1, 0 },
67 /* UTEXT descriptor */
68 { 0xffff, 0, 0, AR_PRESENT | AR_CODE | DPL_USER, 0xf, 0, 0, 1, 1, 0 },
69 /* UDATA descriptor */
70 { 0xffff, 0, 0, AR_PRESENT | AR_DATA | AR_WRITABLE | DPL_USER, 0xf, 0, 0, 1, 1, 0 },
71 /* TSS descriptor - set up will be completed later */
[281b607]72 { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
[0ddeabc]73 /* TLS descriptor */
[22cf454d]74 { 0xffff, 0, 0, AR_PRESENT | AR_DATA | AR_WRITABLE | DPL_USER, 0xf, 0, 0, 1, 1, 0 },
75 /* VESA Init descriptor */
[e8194664]76#ifdef CONFIG_FB
[de07bcf]77 { 0xffff, 0, VESA_INIT_SEGMENT>>12, AR_PRESENT | AR_CODE | DPL_KERNEL, 0xf, 0, 0, 0, 0, 0 }
[e8194664]78#endif
[f761f1eb]79};
80
[39cea6a]81static idescriptor_t idt[IDT_ITEMS];
[f761f1eb]82
[39cea6a]83static tss_t tss;
[f761f1eb]84
[39cea6a]85tss_t *tss_p = NULL;
[f761f1eb]86
[cb4b61d]87/* gdtr is changed by kmp before next CPU is initialized */
[7f1c620]88ptr_16_32_t bootstrap_gdtr = { .limit = sizeof(gdt), .base = KA2PA((uintptr_t) gdt) };
89ptr_16_32_t gdtr = { .limit = sizeof(gdt), .base = (uintptr_t) gdt };
[f761f1eb]90
[7f1c620]91void gdt_setbase(descriptor_t *d, uintptr_t base)
[f761f1eb]92{
[76cec1e]93 d->base_0_15 = base & 0xffff;
94 d->base_16_23 = ((base) >> 16) & 0xff;
95 d->base_24_31 = ((base) >> 24) & 0xff;
[f761f1eb]96}
97
[7f1c620]98void gdt_setlimit(descriptor_t *d, uint32_t limit)
[f761f1eb]99{
[76cec1e]100 d->limit_0_15 = limit & 0xffff;
101 d->limit_16_19 = (limit >> 16) & 0xf;
[f761f1eb]102}
103
[7f1c620]104void idt_setoffset(idescriptor_t *d, uintptr_t offset)
[f761f1eb]105{
[b0bf501]106 /*
107 * Offset is a linear address.
108 */
109 d->offset_0_15 = offset & 0xffff;
110 d->offset_16_31 = offset >> 16;
[f761f1eb]111}
112
[39cea6a]113void tss_initialize(tss_t *t)
[f761f1eb]114{
[99d6fd0]115 memsetb(t, sizeof(tss_t), 0);
[f761f1eb]116}
117
118/*
119 * This function takes care of proper setup of IDT and IDTR.
120 */
121void idt_init(void)
122{
[39cea6a]123 idescriptor_t *d;
[f74bbaf]124 unsigned int i;
[76cec1e]125
[f761f1eb]126 for (i = 0; i < IDT_ITEMS; i++) {
127 d = &idt[i];
128
129 d->unused = 0;
[0160b1c8]130 d->selector = gdtselector(KTEXT_DES);
[f761f1eb]131
132 if (i == VECTOR_SYSCALL) {
133 /*
[f4946de]134 * The syscall trap gate must be callable from
135 * userland. Interrupts will remain enabled.
136 */
137 d->access = AR_PRESENT | AR_TRAP | DPL_USER;
138 } else {
139 /*
140 * Other interrupts use interrupt gates which
141 * disable interrupts.
[f761f1eb]142 */
[f4946de]143 d->access = AR_PRESENT | AR_INTERRUPT;
[f761f1eb]144 }
145 }
146
[b808660]147 d = &idt[0];
148 idt_setoffset(d++, (uintptr_t) &int_0);
149 idt_setoffset(d++, (uintptr_t) &int_1);
150 idt_setoffset(d++, (uintptr_t) &int_2);
151 idt_setoffset(d++, (uintptr_t) &int_3);
152 idt_setoffset(d++, (uintptr_t) &int_4);
153 idt_setoffset(d++, (uintptr_t) &int_5);
154 idt_setoffset(d++, (uintptr_t) &int_6);
155 idt_setoffset(d++, (uintptr_t) &int_7);
156 idt_setoffset(d++, (uintptr_t) &int_8);
157 idt_setoffset(d++, (uintptr_t) &int_9);
158 idt_setoffset(d++, (uintptr_t) &int_10);
159 idt_setoffset(d++, (uintptr_t) &int_11);
160 idt_setoffset(d++, (uintptr_t) &int_12);
161 idt_setoffset(d++, (uintptr_t) &int_13);
162 idt_setoffset(d++, (uintptr_t) &int_14);
163 idt_setoffset(d++, (uintptr_t) &int_15);
164 idt_setoffset(d++, (uintptr_t) &int_16);
165 idt_setoffset(d++, (uintptr_t) &int_17);
166 idt_setoffset(d++, (uintptr_t) &int_18);
167 idt_setoffset(d++, (uintptr_t) &int_19);
168 idt_setoffset(d++, (uintptr_t) &int_20);
169 idt_setoffset(d++, (uintptr_t) &int_21);
170 idt_setoffset(d++, (uintptr_t) &int_22);
171 idt_setoffset(d++, (uintptr_t) &int_23);
172 idt_setoffset(d++, (uintptr_t) &int_24);
173 idt_setoffset(d++, (uintptr_t) &int_25);
174 idt_setoffset(d++, (uintptr_t) &int_26);
175 idt_setoffset(d++, (uintptr_t) &int_27);
176 idt_setoffset(d++, (uintptr_t) &int_28);
177 idt_setoffset(d++, (uintptr_t) &int_29);
178 idt_setoffset(d++, (uintptr_t) &int_30);
179 idt_setoffset(d++, (uintptr_t) &int_31);
180 idt_setoffset(d++, (uintptr_t) &int_32);
181 idt_setoffset(d++, (uintptr_t) &int_33);
182 idt_setoffset(d++, (uintptr_t) &int_34);
183 idt_setoffset(d++, (uintptr_t) &int_35);
184 idt_setoffset(d++, (uintptr_t) &int_36);
185 idt_setoffset(d++, (uintptr_t) &int_37);
186 idt_setoffset(d++, (uintptr_t) &int_38);
187 idt_setoffset(d++, (uintptr_t) &int_39);
188 idt_setoffset(d++, (uintptr_t) &int_40);
189 idt_setoffset(d++, (uintptr_t) &int_41);
190 idt_setoffset(d++, (uintptr_t) &int_42);
191 idt_setoffset(d++, (uintptr_t) &int_43);
192 idt_setoffset(d++, (uintptr_t) &int_44);
193 idt_setoffset(d++, (uintptr_t) &int_45);
194 idt_setoffset(d++, (uintptr_t) &int_46);
195 idt_setoffset(d++, (uintptr_t) &int_47);
196 idt_setoffset(d++, (uintptr_t) &int_48);
197 idt_setoffset(d++, (uintptr_t) &int_49);
198 idt_setoffset(d++, (uintptr_t) &int_50);
199 idt_setoffset(d++, (uintptr_t) &int_51);
200 idt_setoffset(d++, (uintptr_t) &int_52);
201 idt_setoffset(d++, (uintptr_t) &int_53);
202 idt_setoffset(d++, (uintptr_t) &int_54);
203 idt_setoffset(d++, (uintptr_t) &int_55);
204 idt_setoffset(d++, (uintptr_t) &int_56);
205 idt_setoffset(d++, (uintptr_t) &int_57);
206 idt_setoffset(d++, (uintptr_t) &int_58);
207 idt_setoffset(d++, (uintptr_t) &int_59);
208 idt_setoffset(d++, (uintptr_t) &int_60);
209 idt_setoffset(d++, (uintptr_t) &int_61);
210 idt_setoffset(d++, (uintptr_t) &int_62);
211 idt_setoffset(d++, (uintptr_t) &int_63);
[44c69b66]212
213 idt_setoffset(&idt[VECTOR_SYSCALL], (uintptr_t) &int_syscall);
[b808660]214}
[f761f1eb]215
[60875800]216/* Clean IOPL(12,13) and NT(14) flags in EFLAGS register */
[c192134]217static void clean_IOPL_NT_flags(void)
218{
[e7b7be3f]219 asm volatile (
[39cea6a]220 "pushfl\n"
221 "pop %%eax\n"
222 "and $0xffff8fff, %%eax\n"
223 "push %%eax\n"
224 "popfl\n"
[add04f7]225 ::: "eax"
[c192134]226 );
227}
228
[60875800]229/* Clean AM(18) flag in CR0 register */
[1eb0dd13]230static void clean_AM_flag(void)
231{
[e7b7be3f]232 asm volatile (
[39cea6a]233 "mov %%cr0, %%eax\n"
234 "and $0xfffbffff, %%eax\n"
235 "mov %%eax, %%cr0\n"
[add04f7]236 ::: "eax"
[1eb0dd13]237 );
238}
239
[f761f1eb]240void pm_init(void)
241{
[39cea6a]242 descriptor_t *gdt_p = (descriptor_t *) gdtr.base;
243 ptr_16_32_t idtr;
[69bd642]244
245 /*
246 * Update addresses in GDT and IDT to their virtual counterparts.
247 */
[4533601]248 idtr.limit = sizeof(idt);
[7f1c620]249 idtr.base = (uintptr_t) idt;
[897ad60]250 gdtr_load(&gdtr);
251 idtr_load(&idtr);
[69bd642]252
[f761f1eb]253 /*
254 * Each CPU has its private GDT and TSS.
255 * All CPUs share one IDT.
256 */
257
258 if (config.cpu_active == 1) {
259 idt_init();
260 /*
261 * NOTE: bootstrap CPU has statically allocated TSS, because
262 * the heap hasn't been initialized so far.
263 */
264 tss_p = &tss;
265 }
266 else {
[39cea6a]267 tss_p = (tss_t *) malloc(sizeof(tss_t), FRAME_ATOMIC);
[f761f1eb]268 if (!tss_p)
[f651e80]269 panic("Cannot allocate TSS.");
[f761f1eb]270 }
271
272 tss_initialize(tss_p);
273
274 gdt_p[TSS_DES].access = AR_PRESENT | AR_TSS | DPL_KERNEL;
275 gdt_p[TSS_DES].special = 1;
[11928d5]276 gdt_p[TSS_DES].granularity = 0;
[f761f1eb]277
[7f1c620]278 gdt_setbase(&gdt_p[TSS_DES], (uintptr_t) tss_p);
[11928d5]279 gdt_setlimit(&gdt_p[TSS_DES], TSS_BASIC_SIZE - 1);
[f761f1eb]280
281 /*
282 * As of this moment, the current CPU has its own GDT pointing
283 * to its own TSS. We just need to load the TR register.
284 */
[0160b1c8]285 tr_load(gdtselector(TSS_DES));
[c192134]286
[11928d5]287 clean_IOPL_NT_flags(); /* Disable I/O on nonprivileged levels and clear NT flag. */
[60875800]288 clean_AM_flag(); /* Disable alignment check */
[f761f1eb]289}
[281b607]290
[7f1c620]291void set_tls_desc(uintptr_t tls)
[281b607]292{
[39cea6a]293 ptr_16_32_t cpugdtr;
[e185136]294 descriptor_t *gdt_p;
[281b607]295
[897ad60]296 gdtr_store(&cpugdtr);
[e185136]297 gdt_p = (descriptor_t *) cpugdtr.base;
[281b607]298 gdt_setbase(&gdt_p[TLS_DES], tls);
299 /* Reload gdt register to update GS in CPU */
[897ad60]300 gdtr_load(&cpugdtr);
[281b607]301}
[b45c443]302
[06e1e95]303/** @}
[b45c443]304 */
Note: See TracBrowser for help on using the repository browser.