source: mainline/kernel/arch/ia32/src/fpu_context.c@ 8a5a902

lfn serial ticket/834-toolchain-update topic/msim-upgrade topic/simplify-dev-export
Last change on this file since 8a5a902 was 3194d83, checked in by Jan Vesely <jano.vesely@…>, 13 years ago

Deobfuscate and document x86 and amd64 fpu initialization.

  • Property mode set to 100644
File size: 3.7 KB
Line 
1/*
2 * Copyright (c) 2005 Jakub Vana
3 * All rights reserved.
4 *
5 * Redistribution and use in source and binary forms, with or without
6 * modification, are permitted provided that the following conditions
7 * are met:
8 *
9 * - Redistributions of source code must retain the above copyright
10 * notice, this list of conditions and the following disclaimer.
11 * - Redistributions in binary form must reproduce the above copyright
12 * notice, this list of conditions and the following disclaimer in the
13 * documentation and/or other materials provided with the distribution.
14 * - The name of the author may not be used to endorse or promote products
15 * derived from this software without specific prior written permission.
16 *
17 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
18 * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
19 * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
20 * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
21 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
22 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
23 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
24 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
25 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
26 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
27 */
28
29/** @addtogroup ia32
30 * @{
31 */
32/** @file
33 *
34 */
35
36#include <fpu_context.h>
37#include <arch.h>
38#include <cpu.h>
39
40
41/** x87 FPU scr values (P3+ MMX2) */
42enum {
43 X87_FLUSH_ZERO_FLAG = (1 << 15),
44 X87_ROUND_CONTROL_MASK = (0x3 << 13),
45 x87_ROUND_TO_NEAREST_EVEN = (0x0 << 13),
46 X87_ROUND_DOWN_TO_NEG_INF = (0x1 << 13),
47 X87_ROUND_UP_TO_POS_INF = (0x2 << 13),
48 X87_ROUND_TO_ZERO = (0x3 << 13),
49 X87_PRECISION_MASK = (1 << 12),
50 X87_UNDERFLOW_MASK = (1 << 11),
51 X87_OVERFLOW_MASK = (1 << 10),
52 X87_ZERO_DIV_MASK = (1 << 9),
53 X87_DENORMAL_OP_MASK = (1 << 8),
54 X87_INVALID_OP_MASK = (1 << 7),
55 X87_DENOM_ZERO_FLAG = (1 << 6),
56 X87_PRECISION_EXC_FLAG = (1 << 5),
57 X87_UNDERFLOW_EXC_FLAG = (1 << 4),
58 X87_OVERFLOW_EXC_FLAG = (1 << 3),
59 X87_ZERO_DIV_EXC_FLAG = (1 << 2),
60 X87_DENORMAL_EXC_FLAG = (1 << 1),
61 X87_INVALID_OP_EXC_FLAG = (1 << 0),
62
63 X87_ALL_MASK = X87_PRECISION_MASK | X87_UNDERFLOW_MASK | X87_OVERFLOW_MASK | X87_ZERO_DIV_MASK | X87_DENORMAL_OP_MASK | X87_INVALID_OP_MASK,
64};
65
66
67typedef void (*fpu_context_function)(fpu_context_t *fctx);
68
69static fpu_context_function fpu_save, fpu_restore;
70
71static void fpu_context_f_save(fpu_context_t *fctx)
72{
73 asm volatile (
74 "fnsave %[fctx]"
75 : [fctx] "=m" (*fctx)
76 );
77}
78
79static void fpu_context_f_restore(fpu_context_t *fctx)
80{
81 asm volatile (
82 "frstor %[fctx]"
83 : [fctx] "=m" (*fctx)
84 );
85}
86
87static void fpu_context_fx_save(fpu_context_t *fctx)
88{
89 asm volatile (
90 "fxsave %[fctx]"
91 : [fctx] "=m" (*fctx)
92 );
93}
94
95static void fpu_context_fx_restore(fpu_context_t *fctx)
96{
97 asm volatile (
98 "fxrstor %[fctx]"
99 : [fctx] "=m" (*fctx)
100 );
101}
102
103/* Setup using fxsr instruction */
104void fpu_fxsr(void)
105{
106 fpu_save=fpu_context_fx_save;
107 fpu_restore=fpu_context_fx_restore;
108}
109
110/* Setup using not fxsr instruction */
111void fpu_fsr(void)
112{
113 fpu_save = fpu_context_f_save;
114 fpu_restore = fpu_context_f_restore;
115}
116
117void fpu_context_save(fpu_context_t *fctx)
118{
119 fpu_save(fctx);
120}
121
122void fpu_context_restore(fpu_context_t *fctx)
123{
124 fpu_restore(fctx);
125}
126
127/** Initialize x87 FPU. Mask all exceptions. */
128void fpu_init()
129{
130 uint32_t help0 = 0;
131 uint32_t help1 = 0;
132
133 asm volatile (
134 "fninit\n"
135 "stmxcsr %[help0]\n"
136 "mov %[help0], %[help1]\n"
137 "or %[magic], %[help1]\n"
138 "mov %[help1], %[help0]\n"
139 "ldmxcsr %[help0]\n"
140 : [help0] "+m" (help0), [help1] "+r" (help1)
141 : [magic] "i" (X87_ALL_MASK)
142 );
143}
144
145/** @}
146 */
Note: See TracBrowser for help on using the repository browser.