source: mainline/kernel/arch/ia32/src/cpu/cpu.c@ a35b458

lfn serial ticket/834-toolchain-update topic/msim-upgrade topic/simplify-dev-export
Last change on this file since a35b458 was a35b458, checked in by Jiří Zárevúcky <zarevucky.jiri@…>, 7 years ago

style: Remove trailing whitespace on _all_ lines, including empty ones, for particular file types.

Command used: tools/srepl '\s\+$' '' -- *.c *.h *.py *.sh *.s *.S *.ag

Currently, whitespace on empty lines is very inconsistent.
There are two basic choices: Either remove the whitespace, or keep empty lines
indented to the level of surrounding code. The former is AFAICT more common,
and also much easier to do automatically.

Alternatively, we could write script for automatic indentation, and use that
instead. However, if such a script exists, it's possible to use the indented
style locally, by having the editor apply relevant conversions on load/save,
without affecting remote repository. IMO, it makes more sense to adopt
the simpler rule.

  • Property mode set to 100644
File size: 3.9 KB
Line 
1/*
2 * Copyright (c) 2001-2004 Jakub Jermar
3 * All rights reserved.
4 *
5 * Redistribution and use in source and binary forms, with or without
6 * modification, are permitted provided that the following conditions
7 * are met:
8 *
9 * - Redistributions of source code must retain the above copyright
10 * notice, this list of conditions and the following disclaimer.
11 * - Redistributions in binary form must reproduce the above copyright
12 * notice, this list of conditions and the following disclaimer in the
13 * documentation and/or other materials provided with the distribution.
14 * - The name of the author may not be used to endorse or promote products
15 * derived from this software without specific prior written permission.
16 *
17 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
18 * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
19 * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
20 * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
21 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
22 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
23 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
24 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
25 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
26 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
27 */
28
29/** @addtogroup ia32
30 * @{
31 */
32/** @file
33 */
34
35#include <arch/cpu.h>
36#include <arch/cpuid.h>
37#include <arch/pm.h>
38
39#include <arch.h>
40#include <stdint.h>
41#include <print.h>
42#include <fpu_context.h>
43
44#include <arch/smp/apic.h>
45#include <arch/syscall.h>
46
47/*
48 * Identification of CPUs.
49 * Contains only non-MP-Specification specific SMP code.
50 */
51#define AMD_CPUID_EBX UINT32_C(0x68747541)
52#define AMD_CPUID_ECX UINT32_C(0x444d4163)
53#define AMD_CPUID_EDX UINT32_C(0x69746e65)
54
55#define INTEL_CPUID_EBX UINT32_C(0x756e6547)
56#define INTEL_CPUID_ECX UINT32_C(0x6c65746e)
57#define INTEL_CPUID_EDX UINT32_C(0x49656e69)
58
59
60enum vendor {
61 VendorUnknown = 0,
62 VendorAMD,
63 VendorIntel
64};
65
66static const char *vendor_str[] = {
67 "Unknown Vendor",
68 "AMD",
69 "Intel"
70};
71
72void fpu_disable(void)
73{
74 write_cr0(read_cr0() & ~CR0_TS);
75}
76
77void fpu_enable(void)
78{
79 write_cr0(read_cr0() | CR0_TS);
80}
81
82void cpu_arch_init(void)
83{
84 cpu_info_t info;
85 uint32_t help = 0;
86
87 CPU->arch.tss = tss_p;
88 CPU->arch.tss->iomap_base = &CPU->arch.tss->iomap[0] - ((uint8_t *) CPU->arch.tss);
89
90 CPU->fpu_owner = NULL;
91
92 cpuid(INTEL_CPUID_STANDARD, &info);
93
94 CPU->arch.fi.word = info.cpuid_edx;
95
96 if (CPU->arch.fi.bits.fxsr)
97 fpu_fxsr();
98 else
99 fpu_fsr();
100
101 if (CPU->arch.fi.bits.sse) {
102 asm volatile (
103 "mov %%cr4, %[help]\n"
104 "or %[mask], %[help]\n"
105 "mov %[help], %%cr4\n"
106 : [help] "+r" (help)
107 : [mask] "i" (CR4_OSFXSR | CR4_OSXMMEXCPT)
108 );
109 }
110
111#ifndef PROCESSOR_i486
112 if (CPU->arch.fi.bits.sep) {
113 /* Setup fast SYSENTER/SYSEXIT syscalls */
114 syscall_setup_cpu();
115 }
116#endif
117}
118
119void cpu_identify(void)
120{
121 cpu_info_t info;
122
123 CPU->arch.vendor = VendorUnknown;
124 if (has_cpuid()) {
125 cpuid(INTEL_CPUID_LEVEL, &info);
126
127 /*
128 * Check for AMD processor.
129 */
130 if ((info.cpuid_ebx == AMD_CPUID_EBX)
131 && (info.cpuid_ecx == AMD_CPUID_ECX)
132 && (info.cpuid_edx == AMD_CPUID_EDX))
133 CPU->arch.vendor = VendorAMD;
134
135 /*
136 * Check for Intel processor.
137 */
138 if ((info.cpuid_ebx == INTEL_CPUID_EBX)
139 && (info.cpuid_ecx == INTEL_CPUID_ECX)
140 && (info.cpuid_edx == INTEL_CPUID_EDX))
141 CPU->arch.vendor = VendorIntel;
142
143 cpuid(INTEL_CPUID_STANDARD, &info);
144 CPU->arch.family = (info.cpuid_eax >> 8) & 0x0fU;
145 CPU->arch.model = (info.cpuid_eax >> 4) & 0x0fU;
146 CPU->arch.stepping = (info.cpuid_eax >> 0) & 0x0fU;
147 }
148}
149
150void cpu_print_report(cpu_t* cpu)
151{
152 printf("cpu%u: (%s family=%u model=%u stepping=%u apicid=%u) %" PRIu16
153 " MHz\n", cpu->id, vendor_str[cpu->arch.vendor], cpu->arch.family,
154 cpu->arch.model, cpu->arch.stepping, cpu->arch.id, cpu->frequency_mhz);
155}
156
157/** @}
158 */
Note: See TracBrowser for help on using the repository browser.