[f761f1eb] | 1 | /*
|
---|
[df4ed85] | 2 | * Copyright (c) 2001-2004 Jakub Jermar
|
---|
[f761f1eb] | 3 | * All rights reserved.
|
---|
| 4 | *
|
---|
| 5 | * Redistribution and use in source and binary forms, with or without
|
---|
| 6 | * modification, are permitted provided that the following conditions
|
---|
| 7 | * are met:
|
---|
| 8 | *
|
---|
| 9 | * - Redistributions of source code must retain the above copyright
|
---|
| 10 | * notice, this list of conditions and the following disclaimer.
|
---|
| 11 | * - Redistributions in binary form must reproduce the above copyright
|
---|
| 12 | * notice, this list of conditions and the following disclaimer in the
|
---|
| 13 | * documentation and/or other materials provided with the distribution.
|
---|
| 14 | * - The name of the author may not be used to endorse or promote products
|
---|
| 15 | * derived from this software without specific prior written permission.
|
---|
| 16 | *
|
---|
| 17 | * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
|
---|
| 18 | * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
|
---|
| 19 | * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
|
---|
| 20 | * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
|
---|
| 21 | * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
|
---|
| 22 | * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
|
---|
| 23 | * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
|
---|
| 24 | * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
|
---|
| 25 | * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
|
---|
| 26 | * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
|
---|
| 27 | */
|
---|
| 28 |
|
---|
[1bb2e7a] | 29 | /** @addtogroup ia32
|
---|
[b45c443] | 30 | * @{
|
---|
| 31 | */
|
---|
| 32 | /** @file
|
---|
| 33 | */
|
---|
| 34 |
|
---|
[f761f1eb] | 35 | #include <arch/cpu.h>
|
---|
| 36 | #include <arch/cpuid.h>
|
---|
| 37 | #include <arch/pm.h>
|
---|
| 38 |
|
---|
| 39 | #include <arch.h>
|
---|
[83dab11] | 40 | #include <stdint.h>
|
---|
[f761f1eb] | 41 | #include <print.h>
|
---|
[1084a784] | 42 | #include <fpu_context.h>
|
---|
[f761f1eb] | 43 |
|
---|
[8262010] | 44 | #include <arch/smp/apic.h>
|
---|
[f2ef7fd] | 45 | #include <arch/syscall.h>
|
---|
[8262010] | 46 |
|
---|
[f761f1eb] | 47 | /*
|
---|
| 48 | * Identification of CPUs.
|
---|
| 49 | * Contains only non-MP-Specification specific SMP code.
|
---|
| 50 | */
|
---|
[dc0b964] | 51 | #define AMD_CPUID_EBX UINT32_C(0x68747541)
|
---|
| 52 | #define AMD_CPUID_ECX UINT32_C(0x444d4163)
|
---|
| 53 | #define AMD_CPUID_EDX UINT32_C(0x69746e65)
|
---|
[f761f1eb] | 54 |
|
---|
[dc0b964] | 55 | #define INTEL_CPUID_EBX UINT32_C(0x756e6547)
|
---|
| 56 | #define INTEL_CPUID_ECX UINT32_C(0x6c65746e)
|
---|
| 57 | #define INTEL_CPUID_EDX UINT32_C(0x49656e69)
|
---|
[f761f1eb] | 58 |
|
---|
[c192134] | 59 |
|
---|
[f761f1eb] | 60 | enum vendor {
|
---|
[add04f7] | 61 | VendorUnknown = 0,
|
---|
[f761f1eb] | 62 | VendorAMD,
|
---|
| 63 | VendorIntel
|
---|
| 64 | };
|
---|
| 65 |
|
---|
[a000878c] | 66 | static const char *vendor_str[] = {
|
---|
[f761f1eb] | 67 | "Unknown Vendor",
|
---|
[76fca31] | 68 | "AMD",
|
---|
| 69 | "Intel"
|
---|
[f761f1eb] | 70 | };
|
---|
| 71 |
|
---|
[b49f4ae] | 72 | void fpu_disable(void)
|
---|
[79f1f38f] | 73 | {
|
---|
[1b20da0] | 74 | write_cr0(read_cr0() & ~CR0_TS);
|
---|
[79f1f38f] | 75 | }
|
---|
| 76 |
|
---|
[b49f4ae] | 77 | void fpu_enable(void)
|
---|
[79f1f38f] | 78 | {
|
---|
[1b20da0] | 79 | write_cr0(read_cr0() | CR0_TS);
|
---|
[79f1f38f] | 80 | }
|
---|
| 81 |
|
---|
[f761f1eb] | 82 | void cpu_arch_init(void)
|
---|
| 83 | {
|
---|
[39cea6a] | 84 | cpu_info_t info;
|
---|
[7f1c620] | 85 | uint32_t help = 0;
|
---|
[a35b458] | 86 |
|
---|
[43114c5] | 87 | CPU->arch.tss = tss_p;
|
---|
[7f1c620] | 88 | CPU->arch.tss->iomap_base = &CPU->arch.tss->iomap[0] - ((uint8_t *) CPU->arch.tss);
|
---|
[a35b458] | 89 |
|
---|
[39cea6a] | 90 | CPU->fpu_owner = NULL;
|
---|
[a35b458] | 91 |
|
---|
[33eb919] | 92 | cpuid(INTEL_CPUID_STANDARD, &info);
|
---|
[a35b458] | 93 |
|
---|
[4a537dd] | 94 | CPU->arch.fi.word = info.cpuid_edx;
|
---|
[a35b458] | 95 |
|
---|
[4a537dd] | 96 | if (CPU->arch.fi.bits.fxsr)
|
---|
[39cea6a] | 97 | fpu_fxsr();
|
---|
| 98 | else
|
---|
[add04f7] | 99 | fpu_fsr();
|
---|
[a35b458] | 100 |
|
---|
[4a537dd] | 101 | if (CPU->arch.fi.bits.sse) {
|
---|
[39cea6a] | 102 | asm volatile (
|
---|
[add04f7] | 103 | "mov %%cr4, %[help]\n"
|
---|
| 104 | "or %[mask], %[help]\n"
|
---|
| 105 | "mov %[help], %%cr4\n"
|
---|
| 106 | : [help] "+r" (help)
|
---|
[57c2a87] | 107 | : [mask] "i" (CR4_OSFXSR | CR4_OSXMMEXCPT)
|
---|
[39cea6a] | 108 | );
|
---|
| 109 | }
|
---|
[a35b458] | 110 |
|
---|
[8c15255] | 111 | #ifndef PROCESSOR_i486
|
---|
[4a537dd] | 112 | if (CPU->arch.fi.bits.sep) {
|
---|
| 113 | /* Setup fast SYSENTER/SYSEXIT syscalls */
|
---|
| 114 | syscall_setup_cpu();
|
---|
| 115 | }
|
---|
[8c15255] | 116 | #endif
|
---|
[f761f1eb] | 117 | }
|
---|
| 118 |
|
---|
| 119 | void cpu_identify(void)
|
---|
| 120 | {
|
---|
| 121 | cpu_info_t info;
|
---|
| 122 |
|
---|
[43114c5] | 123 | CPU->arch.vendor = VendorUnknown;
|
---|
[f761f1eb] | 124 | if (has_cpuid()) {
|
---|
[33eb919] | 125 | cpuid(INTEL_CPUID_LEVEL, &info);
|
---|
[f761f1eb] | 126 |
|
---|
| 127 | /*
|
---|
| 128 | * Check for AMD processor.
|
---|
| 129 | */
|
---|
[76fca31] | 130 | if ((info.cpuid_ebx == AMD_CPUID_EBX)
|
---|
| 131 | && (info.cpuid_ecx == AMD_CPUID_ECX)
|
---|
[dc0b964] | 132 | && (info.cpuid_edx == AMD_CPUID_EDX))
|
---|
[43114c5] | 133 | CPU->arch.vendor = VendorAMD;
|
---|
[a35b458] | 134 |
|
---|
[f761f1eb] | 135 | /*
|
---|
| 136 | * Check for Intel processor.
|
---|
[dc0b964] | 137 | */
|
---|
[76fca31] | 138 | if ((info.cpuid_ebx == INTEL_CPUID_EBX)
|
---|
| 139 | && (info.cpuid_ecx == INTEL_CPUID_ECX)
|
---|
[dc0b964] | 140 | && (info.cpuid_edx == INTEL_CPUID_EDX))
|
---|
[43114c5] | 141 | CPU->arch.vendor = VendorIntel;
|
---|
[a35b458] | 142 |
|
---|
[33eb919] | 143 | cpuid(INTEL_CPUID_STANDARD, &info);
|
---|
[dc0b964] | 144 | CPU->arch.family = (info.cpuid_eax >> 8) & 0x0fU;
|
---|
| 145 | CPU->arch.model = (info.cpuid_eax >> 4) & 0x0fU;
|
---|
| 146 | CPU->arch.stepping = (info.cpuid_eax >> 0) & 0x0fU;
|
---|
[f761f1eb] | 147 | }
|
---|
| 148 | }
|
---|
| 149 |
|
---|
[76fca31] | 150 | void cpu_print_report(cpu_t* cpu)
|
---|
[f761f1eb] | 151 | {
|
---|
[1b20da0] | 152 | printf("cpu%u: (%s family=%u model=%u stepping=%u apicid=%u) %" PRIu16
|
---|
[49e6c6b4] | 153 | " MHz\n", cpu->id, vendor_str[cpu->arch.vendor], cpu->arch.family,
|
---|
| 154 | cpu->arch.model, cpu->arch.stepping, cpu->arch.id, cpu->frequency_mhz);
|
---|
[f761f1eb] | 155 | }
|
---|
[b45c443] | 156 |
|
---|
[1bb2e7a] | 157 | /** @}
|
---|
[b45c443] | 158 | */
|
---|