source: mainline/kernel/arch/ia32/src/cpu/cpu.c@ 45b4300

lfn serial ticket/834-toolchain-update topic/msim-upgrade topic/simplify-dev-export
Last change on this file since 45b4300 was 45b4300, checked in by Martin Decky <martin@…>, 12 years ago

cstyle

  • Property mode set to 100644
File size: 4.1 KB
RevLine 
[f761f1eb]1/*
[df4ed85]2 * Copyright (c) 2001-2004 Jakub Jermar
[f761f1eb]3 * All rights reserved.
4 *
5 * Redistribution and use in source and binary forms, with or without
6 * modification, are permitted provided that the following conditions
7 * are met:
8 *
9 * - Redistributions of source code must retain the above copyright
10 * notice, this list of conditions and the following disclaimer.
11 * - Redistributions in binary form must reproduce the above copyright
12 * notice, this list of conditions and the following disclaimer in the
13 * documentation and/or other materials provided with the distribution.
14 * - The name of the author may not be used to endorse or promote products
15 * derived from this software without specific prior written permission.
16 *
17 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
18 * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
19 * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
20 * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
21 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
22 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
23 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
24 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
25 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
26 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
27 */
28
[1bb2e7a]29/** @addtogroup ia32
[b45c443]30 * @{
31 */
32/** @file
33 */
34
[f761f1eb]35#include <arch/cpu.h>
36#include <arch/cpuid.h>
37#include <arch/pm.h>
38
39#include <arch.h>
[d99c1d2]40#include <typedefs.h>
[f761f1eb]41#include <print.h>
[1084a784]42#include <fpu_context.h>
[f761f1eb]43
[8262010]44#include <arch/smp/apic.h>
[f2ef7fd]45#include <arch/syscall.h>
[8262010]46
[f761f1eb]47/*
48 * Identification of CPUs.
49 * Contains only non-MP-Specification specific SMP code.
50 */
[dc0b964]51#define AMD_CPUID_EBX UINT32_C(0x68747541)
52#define AMD_CPUID_ECX UINT32_C(0x444d4163)
53#define AMD_CPUID_EDX UINT32_C(0x69746e65)
[f761f1eb]54
[dc0b964]55#define INTEL_CPUID_EBX UINT32_C(0x756e6547)
56#define INTEL_CPUID_ECX UINT32_C(0x6c65746e)
57#define INTEL_CPUID_EDX UINT32_C(0x49656e69)
[f761f1eb]58
[c192134]59
[f761f1eb]60enum vendor {
[add04f7]61 VendorUnknown = 0,
[f761f1eb]62 VendorAMD,
63 VendorIntel
64};
65
[a000878c]66static const char *vendor_str[] = {
[f761f1eb]67 "Unknown Vendor",
[76fca31]68 "AMD",
69 "Intel"
[f761f1eb]70};
71
[b49f4ae]72void fpu_disable(void)
[79f1f38f]73{
[e7b7be3f]74 asm volatile (
[add04f7]75 "mov %%cr0, %%eax\n"
76 "or $8, %%eax\n"
77 "mov %%eax, %%cr0\n"
78 ::: "%eax"
[79f1f38f]79 );
80}
81
[b49f4ae]82void fpu_enable(void)
[79f1f38f]83{
[e7b7be3f]84 asm volatile (
[add04f7]85 "mov %%cr0, %%eax\n"
86 "and $0xffFFffF7, %%eax\n"
87 "mov %%eax,%%cr0\n"
88 ::: "%eax"
89 );
[79f1f38f]90}
91
[f761f1eb]92void cpu_arch_init(void)
93{
[39cea6a]94 cpu_info_t info;
[7f1c620]95 uint32_t help = 0;
[3b05862f]96
[43114c5]97 CPU->arch.tss = tss_p;
[7f1c620]98 CPU->arch.tss->iomap_base = &CPU->arch.tss->iomap[0] - ((uint8_t *) CPU->arch.tss);
[add04f7]99
[39cea6a]100 CPU->fpu_owner = NULL;
[add04f7]101
[33eb919]102 cpuid(INTEL_CPUID_STANDARD, &info);
[add04f7]103
[4a537dd]104 CPU->arch.fi.word = info.cpuid_edx;
[3b05862f]105
[4a537dd]106 if (CPU->arch.fi.bits.fxsr)
[39cea6a]107 fpu_fxsr();
108 else
[add04f7]109 fpu_fsr();
[3b05862f]110
[4a537dd]111 if (CPU->arch.fi.bits.sse) {
[39cea6a]112 asm volatile (
[add04f7]113 "mov %%cr4, %[help]\n"
114 "or %[mask], %[help]\n"
115 "mov %[help], %%cr4\n"
116 : [help] "+r" (help)
[45b4300]117 : [mask] "i" (CR4_OSFXSR_MASK | CR4_OSXMMEXCPT_MASK)
[39cea6a]118 );
119 }
[45b4300]120
[8c15255]121#ifndef PROCESSOR_i486
[4a537dd]122 if (CPU->arch.fi.bits.sep) {
123 /* Setup fast SYSENTER/SYSEXIT syscalls */
124 syscall_setup_cpu();
125 }
[8c15255]126#endif
[f761f1eb]127}
128
129void cpu_identify(void)
130{
131 cpu_info_t info;
132
[43114c5]133 CPU->arch.vendor = VendorUnknown;
[f761f1eb]134 if (has_cpuid()) {
[33eb919]135 cpuid(INTEL_CPUID_LEVEL, &info);
[f761f1eb]136
137 /*
138 * Check for AMD processor.
139 */
[76fca31]140 if ((info.cpuid_ebx == AMD_CPUID_EBX)
141 && (info.cpuid_ecx == AMD_CPUID_ECX)
[dc0b964]142 && (info.cpuid_edx == AMD_CPUID_EDX))
[43114c5]143 CPU->arch.vendor = VendorAMD;
[76fca31]144
[f761f1eb]145 /*
146 * Check for Intel processor.
[dc0b964]147 */
[76fca31]148 if ((info.cpuid_ebx == INTEL_CPUID_EBX)
149 && (info.cpuid_ecx == INTEL_CPUID_ECX)
[dc0b964]150 && (info.cpuid_edx == INTEL_CPUID_EDX))
[43114c5]151 CPU->arch.vendor = VendorIntel;
[76fca31]152
[33eb919]153 cpuid(INTEL_CPUID_STANDARD, &info);
[dc0b964]154 CPU->arch.family = (info.cpuid_eax >> 8) & 0x0fU;
155 CPU->arch.model = (info.cpuid_eax >> 4) & 0x0fU;
156 CPU->arch.stepping = (info.cpuid_eax >> 0) & 0x0fU;
[f761f1eb]157 }
158}
159
[76fca31]160void cpu_print_report(cpu_t* cpu)
[f761f1eb]161{
[76fca31]162 printf("cpu%u: (%s family=%u model=%u stepping=%u) %" PRIu16 " MHz\n",
163 cpu->id, vendor_str[cpu->arch.vendor], cpu->arch.family,
164 cpu->arch.model, cpu->arch.stepping, cpu->frequency_mhz);
[f761f1eb]165}
[b45c443]166
[1bb2e7a]167/** @}
[b45c443]168 */
Note: See TracBrowser for help on using the repository browser.