[f761f1eb] | 1 | /*
|
---|
| 2 | * Copyright (C) 2001-2004 Jakub Jermar
|
---|
| 3 | * All rights reserved.
|
---|
| 4 | *
|
---|
| 5 | * Redistribution and use in source and binary forms, with or without
|
---|
| 6 | * modification, are permitted provided that the following conditions
|
---|
| 7 | * are met:
|
---|
| 8 | *
|
---|
| 9 | * - Redistributions of source code must retain the above copyright
|
---|
| 10 | * notice, this list of conditions and the following disclaimer.
|
---|
| 11 | * - Redistributions in binary form must reproduce the above copyright
|
---|
| 12 | * notice, this list of conditions and the following disclaimer in the
|
---|
| 13 | * documentation and/or other materials provided with the distribution.
|
---|
| 14 | * - The name of the author may not be used to endorse or promote products
|
---|
| 15 | * derived from this software without specific prior written permission.
|
---|
| 16 | *
|
---|
| 17 | * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
|
---|
| 18 | * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
|
---|
| 19 | * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
|
---|
| 20 | * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
|
---|
| 21 | * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
|
---|
| 22 | * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
|
---|
| 23 | * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
|
---|
| 24 | * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
|
---|
| 25 | * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
|
---|
| 26 | * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
|
---|
| 27 | */
|
---|
| 28 |
|
---|
[b45c443] | 29 | /** @addtogroup ia32
|
---|
| 30 | * @{
|
---|
| 31 | */
|
---|
| 32 | /** @file
|
---|
| 33 | */
|
---|
| 34 |
|
---|
[397c77f] | 35 | #ifndef __ia32_ATOMIC_H__
|
---|
| 36 | #define __ia32_ATOMIC_H__
|
---|
[f761f1eb] | 37 |
|
---|
| 38 | #include <arch/types.h>
|
---|
[53f9821] | 39 | #include <arch/barrier.h>
|
---|
| 40 | #include <preemption.h>
|
---|
[23684b7] | 41 | #include <typedefs.h>
|
---|
[59e07c91] | 42 |
|
---|
| 43 | static inline void atomic_inc(atomic_t *val) {
|
---|
[5f85c91] | 44 | #ifdef CONFIG_SMP
|
---|
[80d2bdb] | 45 | __asm__ volatile ("lock incl %0\n" : "=m" (val->count));
|
---|
[18e0a6c] | 46 | #else
|
---|
[80d2bdb] | 47 | __asm__ volatile ("incl %0\n" : "=m" (val->count));
|
---|
[5f85c91] | 48 | #endif /* CONFIG_SMP */
|
---|
[18e0a6c] | 49 | }
|
---|
| 50 |
|
---|
[59e07c91] | 51 | static inline void atomic_dec(atomic_t *val) {
|
---|
[5f85c91] | 52 | #ifdef CONFIG_SMP
|
---|
[80d2bdb] | 53 | __asm__ volatile ("lock decl %0\n" : "=m" (val->count));
|
---|
[18e0a6c] | 54 | #else
|
---|
[80d2bdb] | 55 | __asm__ volatile ("decl %0\n" : "=m" (val->count));
|
---|
[5f85c91] | 56 | #endif /* CONFIG_SMP */
|
---|
[18e0a6c] | 57 | }
|
---|
| 58 |
|
---|
[23684b7] | 59 | static inline long atomic_postinc(atomic_t *val)
|
---|
[73a4bab] | 60 | {
|
---|
[e5dc7b8] | 61 | long r = 1;
|
---|
[10c071e] | 62 |
|
---|
[73a4bab] | 63 | __asm__ volatile (
|
---|
[e5dc7b8] | 64 | "lock xaddl %1, %0\n"
|
---|
[8abbcc9] | 65 | : "=m" (val->count), "+r" (r)
|
---|
[73a4bab] | 66 | );
|
---|
[10c071e] | 67 |
|
---|
[73a4bab] | 68 | return r;
|
---|
| 69 | }
|
---|
| 70 |
|
---|
[23684b7] | 71 | static inline long atomic_postdec(atomic_t *val)
|
---|
[73a4bab] | 72 | {
|
---|
[e5dc7b8] | 73 | long r = -1;
|
---|
[10c071e] | 74 |
|
---|
[73a4bab] | 75 | __asm__ volatile (
|
---|
[e5dc7b8] | 76 | "lock xaddl %1, %0\n"
|
---|
[8abbcc9] | 77 | : "=m" (val->count), "+r"(r)
|
---|
[73a4bab] | 78 | );
|
---|
[10c071e] | 79 |
|
---|
[73a4bab] | 80 | return r;
|
---|
| 81 | }
|
---|
| 82 |
|
---|
[9a2d6e1] | 83 | #define atomic_preinc(val) (atomic_postinc(val)+1)
|
---|
| 84 | #define atomic_predec(val) (atomic_postdec(val)-1)
|
---|
[73a4bab] | 85 |
|
---|
[7f1c620] | 86 | static inline uint32_t test_and_set(atomic_t *val) {
|
---|
| 87 | uint32_t v;
|
---|
[18e0a6c] | 88 |
|
---|
| 89 | __asm__ volatile (
|
---|
| 90 | "movl $1, %0\n"
|
---|
[345ce2f] | 91 | "xchgl %0, %1\n"
|
---|
[80d2bdb] | 92 | : "=r" (v),"=m" (val->count)
|
---|
[18e0a6c] | 93 | );
|
---|
| 94 |
|
---|
| 95 | return v;
|
---|
| 96 | }
|
---|
| 97 |
|
---|
[23684b7] | 98 | /** ia32 specific fast spinlock */
|
---|
[53f9821] | 99 | static inline void atomic_lock_arch(atomic_t *val)
|
---|
| 100 | {
|
---|
[7f1c620] | 101 | uint32_t tmp;
|
---|
[f761f1eb] | 102 |
|
---|
[53f9821] | 103 | preemption_disable();
|
---|
| 104 | __asm__ volatile (
|
---|
| 105 | "0:;"
|
---|
| 106 | #ifdef CONFIG_HT
|
---|
| 107 | "pause;" /* Pentium 4's HT love this instruction */
|
---|
| 108 | #endif
|
---|
| 109 | "mov %0, %1;"
|
---|
| 110 | "testl %1, %1;"
|
---|
[23684b7] | 111 | "jnz 0b;" /* Lightweight looping on locked spinlock */
|
---|
[53f9821] | 112 |
|
---|
| 113 | "incl %1;" /* now use the atomic operation */
|
---|
| 114 | "xchgl %0, %1;"
|
---|
| 115 | "testl %1, %1;"
|
---|
| 116 | "jnz 0b;"
|
---|
| 117 | : "=m"(val->count),"=r"(tmp)
|
---|
| 118 | );
|
---|
| 119 | /*
|
---|
| 120 | * Prevent critical section code from bleeding out this way up.
|
---|
| 121 | */
|
---|
| 122 | CS_ENTER_BARRIER();
|
---|
| 123 | }
|
---|
[f761f1eb] | 124 |
|
---|
| 125 | #endif
|
---|
[b45c443] | 126 |
|
---|
| 127 | /** @}
|
---|
| 128 | */
|
---|
| 129 |
|
---|