[50fda24] | 1 | /*
|
---|
| 2 | * Copyright (c) 2005 Jakub Jermar
|
---|
| 3 | * All rights reserved.
|
---|
| 4 | *
|
---|
| 5 | * Redistribution and use in source and binary forms, with or without
|
---|
| 6 | * modification, are permitted provided that the following conditions
|
---|
| 7 | * are met:
|
---|
| 8 | *
|
---|
| 9 | * - Redistributions of source code must retain the above copyright
|
---|
| 10 | * notice, this list of conditions and the following disclaimer.
|
---|
| 11 | * - Redistributions in binary form must reproduce the above copyright
|
---|
| 12 | * notice, this list of conditions and the following disclaimer in the
|
---|
| 13 | * documentation and/or other materials provided with the distribution.
|
---|
| 14 | * - The name of the author may not be used to endorse or promote products
|
---|
| 15 | * derived from this software without specific prior written permission.
|
---|
| 16 | *
|
---|
| 17 | * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
|
---|
| 18 | * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
|
---|
| 19 | * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
|
---|
| 20 | * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
|
---|
| 21 | * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
|
---|
| 22 | * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
|
---|
| 23 | * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
|
---|
| 24 | * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
|
---|
| 25 | * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
|
---|
| 26 | * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
|
---|
| 27 | */
|
---|
| 28 |
|
---|
[7328ff4] | 29 | #include <align.h>
|
---|
| 30 | #include <arch/cp15.h>
|
---|
| 31 | #include <arch/cache.h>
|
---|
| 32 | #include <arch/barrier.h>
|
---|
| 33 | #include <barrier.h>
|
---|
[50fda24] | 34 |
|
---|
| 35 | /*
|
---|
[7328ff4] | 36 | * There are multiple ways ICache can be implemented on ARM machines. Namely
|
---|
| 37 | * PIPT, VIPT, and ASID and VMID tagged VIVT (see ARM Architecture Reference
|
---|
| 38 | * Manual B3.11.2 (p. 1383). However, CortexA8 Manual states: "For maximum
|
---|
| 39 | * compatibility across processors, ARM recommends that operating systems target
|
---|
| 40 | * the ARMv7 base architecture that uses ASID-tagged VIVT instruction caches,
|
---|
| 41 | * and do not assume the presence of the IVIPT extension. Software that relies
|
---|
| 42 | * on the IVIPT extension might fail in an unpredictable way on an ARMv7
|
---|
| 43 | * implementation that does not include the IVIPT extension." (7.2.6 p. 245).
|
---|
| 44 | * Only PIPT invalidates cache for all VA aliases if one block is invalidated.
|
---|
| 45 | *
|
---|
| 46 | * @note: Supporting ASID and VMID tagged VIVT may need to add ICache
|
---|
| 47 | * maintenance to other places than just smc.
|
---|
[50fda24] | 48 | */
|
---|
| 49 |
|
---|
[7328ff4] | 50 | // TODO: Determine CP15_C7_MVA_ALIGN dynamically
|
---|
[50fda24] | 51 |
|
---|
[7328ff4] | 52 | void smc_coherence(void *a, size_t l)
|
---|
| 53 | {
|
---|
| 54 | uintptr_t end = (uintptr_t) a + l;
|
---|
| 55 | uintptr_t begin = ALIGN_DOWN((uintptr_t) a, CP15_C7_MVA_ALIGN);
|
---|
[9a08e6b] | 56 |
|
---|
[7328ff4] | 57 | for (uintptr_t addr = begin; addr < end; addr += CP15_C7_MVA_ALIGN) {
|
---|
| 58 | dcache_clean_mva_pou(addr);
|
---|
| 59 | }
|
---|
[50fda24] | 60 |
|
---|
[7328ff4] | 61 | /* Wait for completion */
|
---|
| 62 | dsb();
|
---|
[9a08e6b] | 63 |
|
---|
[7328ff4] | 64 | icache_invalidate();
|
---|
| 65 | dsb();
|
---|
| 66 | /* Wait for Inst refetch */
|
---|
| 67 | isb();
|
---|
| 68 | }
|
---|