[6b781c0] | 1 | /*
|
---|
| 2 | * Copyright (c) 2007 Michal Kebrt
|
---|
| 3 | * All rights reserved.
|
---|
| 4 | *
|
---|
| 5 | * Redistribution and use in source and binary forms, with or without
|
---|
| 6 | * modification, are permitted provided that the following conditions
|
---|
| 7 | * are met:
|
---|
| 8 | *
|
---|
| 9 | * - Redistributions of source code must retain the above copyright
|
---|
| 10 | * notice, this list of conditions and the following disclaimer.
|
---|
| 11 | * - Redistributions in binary form must reproduce the above copyright
|
---|
| 12 | * notice, this list of conditions and the following disclaimer in the
|
---|
| 13 | * documentation and/or other materials provided with the distribution.
|
---|
| 14 | * - The name of the author may not be used to endorse or promote products
|
---|
| 15 | * derived from this software without specific prior written permission.
|
---|
| 16 | *
|
---|
| 17 | * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
|
---|
| 18 | * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
|
---|
| 19 | * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
|
---|
| 20 | * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
|
---|
| 21 | * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
|
---|
| 22 | * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
|
---|
| 23 | * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
|
---|
| 24 | * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
|
---|
| 25 | * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
|
---|
| 26 | * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
|
---|
| 27 | */
|
---|
| 28 |
|
---|
| 29 | /** @addtogroup arm32mm
|
---|
| 30 | * @{
|
---|
| 31 | */
|
---|
| 32 | /** @file
|
---|
| 33 | * @brief TLB related functions.
|
---|
| 34 | */
|
---|
| 35 |
|
---|
| 36 | #include <mm/tlb.h>
|
---|
| 37 | #include <arch/mm/asid.h>
|
---|
| 38 | #include <arch/asm.h>
|
---|
[74dcc07] | 39 | #include <arch/cp15.h>
|
---|
[d99c1d2] | 40 | #include <typedefs.h>
|
---|
[6b781c0] | 41 | #include <arch/mm/page.h>
|
---|
[bb75646] | 42 | #include <arch/cache.h>
|
---|
[6b781c0] | 43 |
|
---|
| 44 | /** Invalidate all entries in TLB.
|
---|
| 45 | *
|
---|
| 46 | * @note See ARM Architecture reference section 3.7.7 for details.
|
---|
| 47 | */
|
---|
| 48 | void tlb_invalidate_all(void)
|
---|
| 49 | {
|
---|
[74dcc07] | 50 | TLBIALL_write(0);
|
---|
[bb75646] | 51 | /*
|
---|
| 52 | * "A TLB maintenance operation is only guaranteed to be complete after
|
---|
| 53 | * the execution of a DSB instruction."
|
---|
| 54 | * "An ISB instruction, or a return from an exception, causes the
|
---|
| 55 | * effect of all completed TLB maintenance operations that appear in
|
---|
| 56 | * program order before the ISB or return from exception to be visible
|
---|
| 57 | * to all subsequent instructions, including the instruction fetches
|
---|
| 58 | * for those instructions."
|
---|
| 59 | * ARM Architecture reference Manual ch. B3.10.1 p. B3-1374 B3-1375
|
---|
| 60 | */
|
---|
| 61 | read_barrier();
|
---|
| 62 | inst_barrier();
|
---|
[6b781c0] | 63 | }
|
---|
| 64 |
|
---|
| 65 | /** Invalidate all entries in TLB that belong to specified address space.
|
---|
| 66 | *
|
---|
| 67 | * @param asid Ignored as the ARM architecture doesn't support ASIDs.
|
---|
| 68 | */
|
---|
| 69 | void tlb_invalidate_asid(asid_t asid)
|
---|
| 70 | {
|
---|
| 71 | tlb_invalidate_all();
|
---|
[74dcc07] | 72 | // TODO: why not TLBIASID_write(asid) ?
|
---|
[6b781c0] | 73 | }
|
---|
| 74 |
|
---|
| 75 | /** Invalidate single entry in TLB
|
---|
| 76 | *
|
---|
| 77 | * @param page Virtual adress of the page
|
---|
[74dcc07] | 78 | */
|
---|
[6b781c0] | 79 | static inline void invalidate_page(uintptr_t page)
|
---|
| 80 | {
|
---|
[74dcc07] | 81 | //TODO: What about TLBIMVAA?
|
---|
[bb75646] | 82 | TLBIMVA_write(page);
|
---|
| 83 | /*
|
---|
| 84 | * "A TLB maintenance operation is only guaranteed to be complete after
|
---|
| 85 | * the execution of a DSB instruction."
|
---|
| 86 | * "An ISB instruction, or a return from an exception, causes the
|
---|
| 87 | * effect of all completed TLB maintenance operations that appear in
|
---|
| 88 | * program order before the ISB or return from exception to be visible
|
---|
| 89 | * to all subsequent instructions, including the instruction fetches
|
---|
| 90 | * for those instructions."
|
---|
| 91 | * ARM Architecture reference Manual ch. B3.10.1 p. B3-1374 B3-1375
|
---|
| 92 | */
|
---|
| 93 | read_barrier();
|
---|
| 94 | inst_barrier();
|
---|
[6b781c0] | 95 | }
|
---|
| 96 |
|
---|
| 97 | /** Invalidate TLB entries for specified page range belonging to specified
|
---|
| 98 | * address space.
|
---|
| 99 | *
|
---|
| 100 | * @param asid Ignored as the ARM architecture doesn't support it.
|
---|
| 101 | * @param page Address of the first page whose entry is to be invalidated.
|
---|
| 102 | * @param cnt Number of entries to invalidate.
|
---|
| 103 | */
|
---|
[98000fb] | 104 | void tlb_invalidate_pages(asid_t asid __attribute__((unused)), uintptr_t page, size_t cnt)
|
---|
[6b781c0] | 105 | {
|
---|
[bb75646] | 106 | for (unsigned i = 0; i < cnt; i++)
|
---|
[6b781c0] | 107 | invalidate_page(page + i * PAGE_SIZE);
|
---|
| 108 | }
|
---|
| 109 |
|
---|
[9979acb] | 110 | void tlb_arch_init(void)
|
---|
| 111 | {
|
---|
| 112 | }
|
---|
| 113 |
|
---|
| 114 | void tlb_print(void)
|
---|
| 115 | {
|
---|
| 116 | }
|
---|
| 117 |
|
---|
[6b781c0] | 118 | /** @}
|
---|
| 119 | */
|
---|