source: mainline/kernel/arch/arm32/src/mach/beaglebone/beaglebone.c@ 4c754f6

lfn serial ticket/834-toolchain-update topic/msim-upgrade topic/simplify-dev-export
Last change on this file since 4c754f6 was 4c754f6, checked in by Maurizio Lombardi <m.lombardi85@…>, 12 years ago

Improve the dmtimer modules initialization.

  • Property mode set to 100644
File size: 6.3 KB
RevLine 
[f92976f]1/*
2 * Copyright (c) 2012 Matteo Facchinetti
[4c754f6]3 * Copyright (c) 2012 Maurizio Lombardi
[f92976f]4 * All rights reserved.
5 *
6 * Redistribution and use in source and binary forms, with or without
7 * modification, are permitted provided that the following conditions
8 * are met:
9 *
10 * - Redistributions of source code must retain the above copyright
11 * notice, this list of conditions and the following disclaimer.
12 * - Redistributions in binary form must reproduce the above copyright
13 * notice, this list of conditions and the following disclaimer in the
14 * documentation and/or other materials provided with the distribution.
15 * - The name of the author may not be used to endorse or promote products
16 * derived from this software without specific prior written permission.
17 *
18 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
19 * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
20 * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
21 * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
22 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
23 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
24 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
25 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
26 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
27 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
28 */
29/** @addtogroup arm32beaglebone
30 * @{
31 */
32/** @file
33 * @brief BeagleBone platform driver.
34 */
35
36#include <arch/exception.h>
37#include <arch/mach/beaglebone/beaglebone.h>
[0fb70e1]38#include <genarch/drivers/am335x/irc.h>
39#include <genarch/drivers/am335x/uart.h>
[6f07226]40#include <genarch/drivers/am335x/timer.h>
[4c754f6]41#include <genarch/drivers/am335x/cm_per.h>
42#include <genarch/drivers/am335x/cm_dpll.h>
43#include <genarch/drivers/am335x/ctrl_module.h>
[0fb70e1]44#include <genarch/srln/srln.h>
[f92976f]45#include <interrupt.h>
46#include <ddi/ddi.h>
47#include <ddi/device.h>
[a829a5b]48#include <mm/km.h>
[f92976f]49
[47bd0f8]50#define BBONE_MEMORY_START 0x80000000 /* physical */
51#define BBONE_MEMORY_SIZE 0x10000000 /* 256 MB */
52
[f92976f]53static void bbone_init(void);
54static void bbone_timer_irq_start(void);
55static void bbone_cpu_halt(void);
56static void bbone_get_memory_extents(uintptr_t *start, size_t *size);
57static void bbone_irq_exception(unsigned int exc_no, istate_t *istate);
58static void bbone_frame_init(void);
59static void bbone_output_init(void);
60static void bbone_input_init(void);
61static size_t bbone_get_irq_count(void);
62static const char *bbone_get_platform_name(void);
63
[a829a5b]64static struct beaglebone {
65 am335x_irc_regs_t *irc_addr;
[4c754f6]66 am335x_cm_per_regs_t *cm_per_addr;
67 am335x_cm_dpll_regs_t *cm_dpll_addr;
68 am335x_ctrl_module_t *ctrl_module;
[6f07226]69 am335x_timer_t timer;
[0fb70e1]70 am335x_uart_t uart;
[a829a5b]71} bbone;
72
[f92976f]73struct arm_machine_ops bbone_machine_ops = {
[0fb70e1]74 .machine_init = bbone_init,
75 .machine_timer_irq_start = bbone_timer_irq_start,
76 .machine_cpu_halt = bbone_cpu_halt,
77 .machine_get_memory_extents = bbone_get_memory_extents,
78 .machine_irq_exception = bbone_irq_exception,
79 .machine_frame_init = bbone_frame_init,
80 .machine_output_init = bbone_output_init,
81 .machine_input_init = bbone_input_init,
82 .machine_get_irq_count = bbone_get_irq_count,
83 .machine_get_platform_name = bbone_get_platform_name,
[f92976f]84};
85
86static void bbone_init(void)
87{
[a829a5b]88 bbone.irc_addr = (void *) km_map(AM335x_IRC_BASE_ADDRESS,
89 AM335x_IRC_SIZE, PAGE_NOT_CACHEABLE);
90
[4c754f6]91 bbone.cm_per_addr = (void *) km_map(AM335x_CM_PER_BASE_ADDRESS,
92 AM335x_CM_PER_SIZE, PAGE_NOT_CACHEABLE);
93
94 bbone.cm_dpll_addr = (void *) km_map(AM335x_CM_DPLL_BASE_ADDRESS,
95 AM335x_CM_DPLL_SIZE, PAGE_NOT_CACHEABLE);
96
97 bbone.ctrl_module = (void *) km_map(AM335x_CTRL_MODULE_BASE_ADDRESS,
98 AM335x_CTRL_MODULE_SIZE, PAGE_NOT_CACHEABLE);
99
100 /* Initialize the interrupt controller */
[a829a5b]101 am335x_irc_init(bbone.irc_addr);
[f92976f]102}
103
[6f07226]104static irq_ownership_t bbone_timer_irq_claim(irq_t *irq)
105{
106 return IRQ_ACCEPT;
107}
108
109static void bbone_timer_irq_handler(irq_t *irq)
110{
111 am335x_timer_intr_ack(&bbone.timer);
112 spinlock_unlock(&irq->lock);
113 clock();
114 spinlock_lock(&irq->lock);
115}
116
[f92976f]117static void bbone_timer_irq_start(void)
118{
[6f07226]119 /* Initialize the IRQ */
120 static irq_t timer_irq;
121 irq_initialize(&timer_irq);
122 timer_irq.devno = device_assign_devno();
[4c754f6]123 timer_irq.inr = AM335x_DMTIMER2_IRQ;
[6f07226]124 timer_irq.claim = bbone_timer_irq_claim;
125 timer_irq.handler = bbone_timer_irq_handler;
126 irq_register(&timer_irq);
127
[4c754f6]128 /* Enable the DMTIMER2 clock module */
129 am335x_clock_module_enable(bbone.cm_per_addr, DMTIMER2);
130 /* Select the SYSCLK as the clock source for the dmtimer2 module */
131 am335x_clock_source_select(bbone.cm_dpll_addr, DMTIMER2,
132 CLK_SRC_M_OSC);
133 /* Initialize the DMTIMER2 */
134 am335x_timer_init(&bbone.timer, DMTIMER2, HZ,
135 am335x_ctrl_module_clock_freq_get(bbone.ctrl_module));
[6f07226]136 /* Enable the interrupt */
[4c754f6]137 am335x_irc_enable(bbone.irc_addr, AM335x_DMTIMER2_IRQ);
[6f07226]138 /* Start the timer */
139 am335x_timer_start(&bbone.timer);
[f92976f]140}
141
142static void bbone_cpu_halt(void)
143{
[6f07226]144 while (1);
[f92976f]145}
146
147/** Get extents of available memory.
148 *
149 * @param start Place to store memory start address (physical).
150 * @param size Place to store memory size.
151 */
152static void bbone_get_memory_extents(uintptr_t *start, size_t *size)
153{
[47bd0f8]154 *start = BBONE_MEMORY_START;
155 *size = BBONE_MEMORY_SIZE;
[f92976f]156}
157
158static void bbone_irq_exception(unsigned int exc_no, istate_t *istate)
159{
[47bd0f8]160 const unsigned inum = am335x_irc_inum_get(bbone.irc_addr);
161 am335x_irc_irq_ack(bbone.irc_addr);
162
163 irq_t *irq = irq_dispatch_and_lock(inum);
164 if (irq) {
165 /* The IRQ handler was found. */
166 irq->handler(irq);
167 spinlock_unlock(&irq->lock);
168 } else {
169 printf("Spurious interrupt\n");
170 }
[f92976f]171}
172
173static void bbone_frame_init(void)
174{
175}
176
177static void bbone_output_init(void)
178{
[0fb70e1]179 const bool ok = am335x_uart_init(&bbone.uart,
180 AM335x_UART0_IRQ, AM335x_UART0_BASE_ADDRESS,
181 AM335x_UART0_SIZE);
182
[47bd0f8]183 if (ok) {
[0fb70e1]184 stdout_wire(&bbone.uart.outdev);
[47bd0f8]185 printf("UART Ok\n");
186 }
[f92976f]187}
188
189static void bbone_input_init(void)
190{
[0fb70e1]191 srln_instance_t *srln_instance = srln_init();
192 if (srln_instance) {
193 indev_t *sink = stdin_wire();
194 indev_t *srln = srln_wire(srln_instance, sink);
195 am335x_uart_input_wire(&bbone.uart, srln);
196 am335x_irc_enable(bbone.irc_addr, AM335x_UART0_IRQ);
197 }
[f92976f]198}
199
200size_t bbone_get_irq_count(void)
201{
[0fb70e1]202 return AM335x_IRC_IRQ_COUNT;
[f92976f]203}
204
205const char *bbone_get_platform_name(void)
206{
207 return "beaglebone";
208}
209
210/**
211 * @}
212 */
213
Note: See TracBrowser for help on using the repository browser.