[8ff9484] | 1 | /*
|
---|
| 2 | * Copyright (c) 2012 Jan Vesely
|
---|
| 3 | * All rights reserved.
|
---|
| 4 | *
|
---|
| 5 | * Redistribution and use in source and binary forms, with or without
|
---|
| 6 | * modification, are permitted provided that the following conditions
|
---|
| 7 | * are met:
|
---|
| 8 | *
|
---|
| 9 | * - Redistributions of source code must retain the above copyright
|
---|
| 10 | * notice, this list of conditions and the following disclaimer.
|
---|
| 11 | * - Redistributions in binary form must reproduce the above copyright
|
---|
| 12 | * notice, this list of conditions and the following disclaimer in the
|
---|
| 13 | * documentation and/or other materials provided with the distribution.
|
---|
| 14 | * - The name of the author may not be used to endorse or promote products
|
---|
| 15 | * derived from this software without specific prior written permission.
|
---|
| 16 | *
|
---|
| 17 | * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
|
---|
| 18 | * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
|
---|
| 19 | * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
|
---|
| 20 | * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
|
---|
| 21 | * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
|
---|
| 22 | * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
|
---|
| 23 | * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
|
---|
| 24 | * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
|
---|
| 25 | * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
|
---|
| 26 | * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
|
---|
| 27 | */
|
---|
| 28 |
|
---|
| 29 | /** @addtogroup arm32
|
---|
| 30 | * @{
|
---|
| 31 | */
|
---|
| 32 | /** @file
|
---|
| 33 | * @brief arm32 FPU context
|
---|
| 34 | */
|
---|
| 35 |
|
---|
| 36 | #include <fpu_context.h>
|
---|
| 37 | #include <arch.h>
|
---|
[ce60be1] | 38 | #include <arch/types.h>
|
---|
[6a6ebde] | 39 | #include <arch/security_ext.h>
|
---|
[7e87436] | 40 | #include <arch/cp15.h>
|
---|
[8ff9484] | 41 | #include <cpu.h>
|
---|
| 42 |
|
---|
| 43 | #define FPSID_IMPLEMENTER(r) ((r) >> 24)
|
---|
| 44 | #define FPSID_SW_ONLY_FLAG (1 << 23)
|
---|
| 45 | #define FPSID_SUBACHITECTURE(r) (((r) >> 16) & 0x7f)
|
---|
| 46 | #define FPSID_PART_NUMBER(r) (((r) >> 8) & 0xff)
|
---|
| 47 | #define FPSID_VARIANT(r) (((r) >> 4) 0xf)
|
---|
| 48 | #define FPSID_REVISION(r) (((r) >> 0) 0xf)
|
---|
[ce60be1] | 49 |
|
---|
| 50 |
|
---|
[8ff9484] | 51 | enum {
|
---|
| 52 | FPU_VFPv1 = 0x00,
|
---|
| 53 | FPU_VFPv2_COMMONv1 = 0x01,
|
---|
[0237380] | 54 | FPU_VFPv3_COMMONv2 = 0x02,
|
---|
[ce60be1] | 55 | FPU_VFPv3_NO_COMMON = 0x3, /* Does not support fpu exc. traps */
|
---|
[0237380] | 56 | FPU_VFPv3_COMMONv3 = 0x4,
|
---|
[8ff9484] | 57 | };
|
---|
| 58 |
|
---|
[b9f72b97] | 59 | extern uint32_t fpsid_read(void);
|
---|
| 60 | extern uint32_t mvfr0_read(void);
|
---|
| 61 |
|
---|
[0237380] | 62 | enum {
|
---|
[ce60be1] | 63 | FPEXC_EX_FLAG = (1 << 31),
|
---|
| 64 | FPEXC_ENABLED_FLAG = (1 << 30),
|
---|
| 65 | };
|
---|
[b9f72b97] | 66 | extern uint32_t fpexc_read(void);
|
---|
| 67 | extern void fpexc_write(uint32_t);
|
---|
[ce60be1] | 68 |
|
---|
| 69 | /** ARM Architecture Reference Manual ch. B4.1.58, p. B$-1551 */
|
---|
| 70 | enum {
|
---|
| 71 | FPSCR_N_FLAG = (1 << 31),
|
---|
| 72 | FPSCR_Z_FLAG = (1 << 30),
|
---|
| 73 | FPSCR_C_FLAG = (1 << 29),
|
---|
| 74 | FPSCR_V_FLAG = (1 << 28),
|
---|
| 75 | FPSCR_QC_FLAG = (1 << 27),
|
---|
| 76 | FPSCR_AHP_FLAG = (1 << 26),
|
---|
| 77 | FPSCR_DN_FLAG = (1 << 25),
|
---|
| 78 | FPSCR_FZ_FLAG = (1 << 24),
|
---|
| 79 | FPSCR_ROUND_MODE_MASK = (0x3 << 22),
|
---|
| 80 | FPSCR_ROUND_TO_NEAREST = (0x0 << 22),
|
---|
| 81 | FPSCR_ROUND_TO_POS_INF = (0x1 << 22),
|
---|
| 82 | FPSCR_ROUND_TO_NEG_INF = (0x2 << 22),
|
---|
| 83 | FPSCR_ROUND_TO_ZERO = (0x3 << 22),
|
---|
| 84 | FPSCR_STRIDE_MASK = (0x3 << 20),
|
---|
| 85 | FPSCR_STRIDE_SHIFT = 20,
|
---|
| 86 | FPSCR_LEN_MASK = (0x7 << 16),
|
---|
| 87 | FPSCR_LEN_SHIFT = 16,
|
---|
| 88 | FPSCR_DENORMAL_EN_FLAG = (1 << 15),
|
---|
| 89 | FPSCR_INEXACT_EN_FLAG = (1 << 12),
|
---|
| 90 | FPSCR_UNDERFLOW_EN_FLAG = (1 << 11),
|
---|
| 91 | FPSCR_OVERFLOW_EN_FLAG = (1 << 10),
|
---|
| 92 | FPSCR_ZERO_DIV_EN_FLAG = (1 << 9),
|
---|
| 93 | FPSCR_INVALID_OP_EN_FLAG = (1 << 8),
|
---|
| 94 | FPSCR_DENORMAL_FLAG = (1 << 7),
|
---|
| 95 | FPSCR_INEXACT_FLAG = (1 << 4),
|
---|
| 96 | FPSCR_UNDERFLOW_FLAG = (1 << 3),
|
---|
| 97 | FPSCR_OVERLOW_FLAG = (1 << 2),
|
---|
| 98 | FPSCR_DIV_ZERO_FLAG = (1 << 1),
|
---|
| 99 | FPSCR_INVALID_OP_FLAG = (1 << 0),
|
---|
| 100 |
|
---|
| 101 | FPSCR_EN_ALL = FPSCR_DENORMAL_EN_FLAG | FPSCR_INEXACT_EN_FLAG | FPSCR_UNDERFLOW_EN_FLAG | FPSCR_OVERFLOW_EN_FLAG | FPSCR_ZERO_DIV_EN_FLAG | FPSCR_INVALID_OP_EN_FLAG,
|
---|
[0237380] | 102 | };
|
---|
[de36fdd] | 103 | extern uint32_t fpscr_read(void);
|
---|
| 104 | extern void fpscr_write(uint32_t);
|
---|
[0237380] | 105 |
|
---|
[de36fdd] | 106 | extern void fpu_context_save_s32(fpu_context_t *);
|
---|
| 107 | extern void fpu_context_restore_s32(fpu_context_t *);
|
---|
| 108 | extern void fpu_context_save_d16(fpu_context_t *);
|
---|
| 109 | extern void fpu_context_restore_d16(fpu_context_t *);
|
---|
| 110 | extern void fpu_context_save_d32(fpu_context_t *);
|
---|
| 111 | extern void fpu_context_restore_d32(fpu_context_t *);
|
---|
[0237380] | 112 |
|
---|
[8ff9484] | 113 | static void (*save_context)(fpu_context_t *ctx);
|
---|
| 114 | static void (*restore_context)(fpu_context_t *ctx);
|
---|
| 115 |
|
---|
[664fd6d5] | 116 | static int fpu_have_coprocessor_access()
|
---|
[8ff9484] | 117 | {
|
---|
[467f0c0] | 118 | /* The register containing the information (CPACR) is not available on armv6-
|
---|
| 119 | * rely on user decision to use CONFIG_FPU.
|
---|
[8ff9484] | 120 | */
|
---|
[5c4356b] | 121 | #ifdef PROCESSOR_ARCH_armv7_a
|
---|
[97718a5] | 122 | const uint32_t cpacr = CPACR_read();
|
---|
[664fd6d5] | 123 | /* FPU needs access to coprocessor 10 and 11.
|
---|
[5c4356b] | 124 | * Moreover they need to have same access enabled */
|
---|
[7e87436] | 125 | if (((cpacr & CPACR_CP_MASK(10)) != CPACR_CP_FULL_ACCESS(10)) &&
|
---|
| 126 | ((cpacr & CPACR_CP_MASK(11)) != CPACR_CP_FULL_ACCESS(11))) {
|
---|
| 127 | printf("No access to CP10 and CP11: %" PRIx32 "\n", cpacr);
|
---|
| 128 | return 0;
|
---|
| 129 | }
|
---|
| 130 | #endif
|
---|
| 131 | return 1;
|
---|
[8ff9484] | 132 | }
|
---|
| 133 |
|
---|
[61b5cf0c] | 134 | /** Enable coprocessor access. Turn both non-secure mode bit and generic access.
|
---|
| 135 | * Cortex A8 Manual says:
|
---|
| 136 | * "You must execute an Instruction Memory Barrier (IMB) sequence immediately
|
---|
| 137 | * after an update of the Coprocessor Access Control Register, see Memory
|
---|
| 138 | * Barriers in the ARM Architecture Reference Manual. You must not attempt to
|
---|
| 139 | * execute any instructions that are affected by the change of access rights
|
---|
| 140 | * between the IMB sequence and the register update."
|
---|
| 141 | * Cortex a8 TRM ch. 3.2.27. c1, Coprocessor Access Control Register
|
---|
| 142 | *
|
---|
| 143 | * @note do we need to call secure monitor here?
|
---|
[8ff9484] | 144 | */
|
---|
[664fd6d5] | 145 | static void fpu_enable_coprocessor_access()
|
---|
[8ff9484] | 146 | {
|
---|
[467f0c0] | 147 | /* The register containing the information (CPACR) is not available on armv6-
|
---|
| 148 | * rely on user decision to use CONFIG_FPU.
|
---|
[8ff9484] | 149 | */
|
---|
[bafd198] | 150 | #ifdef PROCESSOR_ARCH_armv7_a
|
---|
[61b5cf0c] | 151 | /* Allow coprocessor access */
|
---|
[97718a5] | 152 | uint32_t cpacr = CPACR_read();
|
---|
[664fd6d5] | 153 | /* FPU needs access to coprocessor 10 and 11.
|
---|
| 154 | * Moreover, they need to have same access enabled */
|
---|
[97718a5] | 155 | cpacr &= ~(CPACR_CP_MASK(10) | CPACR_CP_MASK(11));
|
---|
[07d62a9] | 156 | cpacr |= (CPACR_CP_FULL_ACCESS(10) | CPACR_CP_FULL_ACCESS(11));
|
---|
[97718a5] | 157 | CPACR_write(cpacr);
|
---|
[bafd198] | 158 | #endif
|
---|
[8ff9484] | 159 | }
|
---|
| 160 |
|
---|
[664fd6d5] | 161 |
|
---|
[8ff9484] | 162 | void fpu_init(void)
|
---|
[36e5eb3] | 163 | {
|
---|
[7e87436] | 164 | /* Check if we have access */
|
---|
[664fd6d5] | 165 | if (!fpu_have_coprocessor_access())
|
---|
| 166 | return;
|
---|
| 167 |
|
---|
[0237380] | 168 | /* Clear all fpu flags */
|
---|
| 169 | fpexc_write(0);
|
---|
[957ce9a5] | 170 | fpu_enable();
|
---|
[ce60be1] | 171 | /* Mask all exception traps,
|
---|
| 172 | * The bits are RAZ/WI on archs that don't support fpu exc traps.
|
---|
| 173 | */
|
---|
| 174 | fpscr_write(fpscr_read() & ~FPSCR_EN_ALL);
|
---|
[36e5eb3] | 175 | }
|
---|
| 176 |
|
---|
| 177 | void fpu_setup(void)
|
---|
[8ff9484] | 178 | {
|
---|
[7e87436] | 179 | /* Enable coprocessor access*/
|
---|
| 180 | fpu_enable_coprocessor_access();
|
---|
| 181 |
|
---|
| 182 | /* Check if we succeeded */
|
---|
[664fd6d5] | 183 | if (!fpu_have_coprocessor_access())
|
---|
| 184 | return;
|
---|
| 185 |
|
---|
[de36fdd] | 186 | const uint32_t fpsid = fpsid_read();
|
---|
[65871bb] | 187 | if (fpsid & FPSID_SW_ONLY_FLAG) {
|
---|
| 188 | printf("No FPU avaiable\n");
|
---|
| 189 | return;
|
---|
| 190 | }
|
---|
[8ff9484] | 191 | switch (FPSID_SUBACHITECTURE(fpsid))
|
---|
| 192 | {
|
---|
| 193 | case FPU_VFPv1:
|
---|
[36e5eb3] | 194 | printf("Detected VFPv1\n");
|
---|
[8ff9484] | 195 | save_context = fpu_context_save_s32;
|
---|
| 196 | restore_context = fpu_context_restore_s32;
|
---|
| 197 | break;
|
---|
| 198 | case FPU_VFPv2_COMMONv1:
|
---|
[36e5eb3] | 199 | printf("Detected VFPv2\n");
|
---|
[8ff9484] | 200 | save_context = fpu_context_save_d16;
|
---|
| 201 | restore_context = fpu_context_restore_d16;
|
---|
| 202 | break;
|
---|
| 203 | case FPU_VFPv3_COMMONv2:
|
---|
[0237380] | 204 | case FPU_VFPv3_NO_COMMON:
|
---|
| 205 | case FPU_VFPv3_COMMONv3: {
|
---|
[de36fdd] | 206 | const uint32_t mvfr0 = mvfr0_read();
|
---|
[8ff9484] | 207 | /* See page B4-1637 */
|
---|
| 208 | if ((mvfr0 & 0xf) == 0x1) {
|
---|
[36e5eb3] | 209 | printf("Detected VFPv3+ with 16 regs\n");
|
---|
[8ff9484] | 210 | save_context = fpu_context_save_d16;
|
---|
| 211 | restore_context = fpu_context_restore_d16;
|
---|
[0237380] | 212 | } else {
|
---|
| 213 | printf("Detected VFPv3+ with 32 regs\n");
|
---|
| 214 | save_context = fpu_context_save_d32;
|
---|
| 215 | restore_context = fpu_context_restore_d32;
|
---|
[8ff9484] | 216 | }
|
---|
| 217 | break;
|
---|
[36e5eb3] | 218 | }
|
---|
[8ff9484] | 219 |
|
---|
| 220 | }
|
---|
| 221 | }
|
---|
| 222 |
|
---|
[0237380] | 223 | bool handle_if_fpu_exception(void)
|
---|
| 224 | {
|
---|
[664fd6d5] | 225 | /* Check if we have access */
|
---|
| 226 | if (!fpu_have_coprocessor_access())
|
---|
| 227 | return false;
|
---|
| 228 |
|
---|
[0237380] | 229 | const uint32_t fpexc = fpexc_read();
|
---|
| 230 | if (fpexc & FPEXC_ENABLED_FLAG) {
|
---|
[ce60be1] | 231 | const uint32_t fpscr = fpscr_read();
|
---|
| 232 | printf("FPU exception\n"
|
---|
| 233 | "\tFPEXC: %" PRIx32 " FPSCR: %" PRIx32 "\n", fpexc, fpscr);
|
---|
[0237380] | 234 | return false;
|
---|
| 235 | }
|
---|
| 236 | #ifdef CONFIG_FPU_LAZY
|
---|
| 237 | scheduler_fpu_lazy_request();
|
---|
| 238 | return true;
|
---|
| 239 | #else
|
---|
| 240 | return false;
|
---|
| 241 | #endif
|
---|
| 242 | }
|
---|
| 243 |
|
---|
[8ff9484] | 244 | void fpu_enable(void)
|
---|
| 245 | {
|
---|
[664fd6d5] | 246 | /* Check if we have access */
|
---|
| 247 | if (!fpu_have_coprocessor_access())
|
---|
| 248 | return;
|
---|
[8ff9484] | 249 | /* Enable FPU instructions */
|
---|
[0237380] | 250 | fpexc_write(fpexc_read() | FPEXC_ENABLED_FLAG);
|
---|
[8ff9484] | 251 | }
|
---|
| 252 |
|
---|
| 253 | void fpu_disable(void)
|
---|
| 254 | {
|
---|
[664fd6d5] | 255 | /* Check if we have access */
|
---|
| 256 | if (!fpu_have_coprocessor_access())
|
---|
| 257 | return;
|
---|
[8ff9484] | 258 | /* Disable FPU instructions */
|
---|
[0237380] | 259 | fpexc_write(fpexc_read() & ~FPEXC_ENABLED_FLAG);
|
---|
[8ff9484] | 260 | }
|
---|
| 261 |
|
---|
| 262 | void fpu_context_save(fpu_context_t *ctx)
|
---|
| 263 | {
|
---|
[bedd81b] | 264 | /* This is only necessary if we enable fpu exceptions. */
|
---|
| 265 | #if 0
|
---|
[4f843ded] | 266 | const uint32_t fpexc = fpexc_read();
|
---|
| 267 |
|
---|
| 268 | if (fpexc & FPEXC_EX_FLAG) {
|
---|
| 269 | printf("EX FPU flag is on, things will fail\n");
|
---|
| 270 | //TODO implement common subarch context saving
|
---|
| 271 | }
|
---|
[bedd81b] | 272 | #endif
|
---|
[65871bb] | 273 | if (save_context)
|
---|
| 274 | save_context(ctx);
|
---|
[8ff9484] | 275 | }
|
---|
| 276 |
|
---|
| 277 | void fpu_context_restore(fpu_context_t *ctx)
|
---|
| 278 | {
|
---|
[65871bb] | 279 | if (restore_context)
|
---|
| 280 | restore_context(ctx);
|
---|
[8ff9484] | 281 | }
|
---|