source: mainline/kernel/arch/arm32/src/exception.c@ eff1f033

lfn serial ticket/834-toolchain-update topic/msim-upgrade topic/simplify-dev-export
Last change on this file since eff1f033 was 7e752b2, checked in by Martin Decky <martin@…>, 15 years ago
  • correct printf() formatting strings and corresponding arguments
  • minor cstyle changes and other small fixes
  • Property mode set to 100644
File size: 5.7 KB
Line 
1/*
2 * Copyright (c) 2007 Petr Stepan
3 * All rights reserved.
4 *
5 * Redistribution and use in source and binary forms, with or without
6 * modification, are permitted provided that the following conditions
7 * are met:
8 *
9 * - Redistributions of source code must retain the above copyright
10 * notice, this list of conditions and the following disclaimer.
11 * - Redistributions in binary form must reproduce the above copyright
12 * notice, this list of conditions and the following disclaimer in the
13 * documentation and/or other materials provided with the distribution.
14 * - The name of the author may not be used to endorse or promote products
15 * derived from this software without specific prior written permission.
16 *
17 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
18 * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
19 * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
20 * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
21 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
22 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
23 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
24 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
25 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
26 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
27 */
28
29/** @addtogroup arm32
30 * @{
31 */
32/** @file
33 * @brief Exception handlers and exception initialization routines.
34 */
35
36#include <arch/exception.h>
37#include <arch/memstr.h>
38#include <arch/regutils.h>
39#include <arch/machine_func.h>
40#include <interrupt.h>
41#include <arch/mm/page_fault.h>
42#include <arch/barrier.h>
43#include <print.h>
44#include <syscall/syscall.h>
45#include <stacktrace.h>
46
47/** Offset used in calculation of exception handler's relative address.
48 *
49 * @see install_handler()
50 */
51#define PREFETCH_OFFSET 0x8
52
53/** LDR instruction's code */
54#define LDR_OPCODE 0xe59ff000
55
56/** Number of exception vectors. */
57#define EXC_VECTORS 8
58
59/** Size of memory block occupied by exception vectors. */
60#define EXC_VECTORS_SIZE (EXC_VECTORS * 4)
61
62/** Updates specified exception vector to jump to given handler.
63 *
64 * Addresses of handlers are stored in memory following exception vectors.
65 */
66static void install_handler(unsigned handler_addr, unsigned *vector)
67{
68 /* relative address (related to exc. vector) of the word
69 * where handler's address is stored
70 */
71 volatile uint32_t handler_address_ptr = EXC_VECTORS_SIZE -
72 PREFETCH_OFFSET;
73
74 /* make it LDR instruction and store at exception vector */
75 *vector = handler_address_ptr | LDR_OPCODE;
76 smc_coherence(*vector);
77
78 /* store handler's address */
79 *(vector + EXC_VECTORS) = handler_addr;
80
81}
82
83/** Software Interrupt handler.
84 *
85 * Dispatches the syscall.
86 *
87 */
88static void swi_exception(unsigned int exc_no, istate_t *istate)
89{
90 istate->r0 = syscall_handler(istate->r0, istate->r1, istate->r2,
91 istate->r3, istate->r4, istate->r5, istate->r6);
92}
93
94/** Fills exception vectors with appropriate exception handlers. */
95void install_exception_handlers(void)
96{
97 install_handler((unsigned) reset_exception_entry,
98 (unsigned *) EXC_RESET_VEC);
99
100 install_handler((unsigned) undef_instr_exception_entry,
101 (unsigned *) EXC_UNDEF_INSTR_VEC);
102
103 install_handler((unsigned) swi_exception_entry,
104 (unsigned *) EXC_SWI_VEC);
105
106 install_handler((unsigned) prefetch_abort_exception_entry,
107 (unsigned *) EXC_PREFETCH_ABORT_VEC);
108
109 install_handler((unsigned) data_abort_exception_entry,
110 (unsigned *) EXC_DATA_ABORT_VEC);
111
112 install_handler((unsigned) irq_exception_entry,
113 (unsigned *) EXC_IRQ_VEC);
114
115 install_handler((unsigned) fiq_exception_entry,
116 (unsigned *) EXC_FIQ_VEC);
117}
118
119#ifdef HIGH_EXCEPTION_VECTORS
120/** Activates use of high exception vectors addresses. */
121static void high_vectors(void)
122{
123 uint32_t control_reg;
124
125 asm volatile (
126 "mrc p15, 0, %[control_reg], c1, c1"
127 : [control_reg] "=r" (control_reg)
128 );
129
130 /* switch on the high vectors bit */
131 control_reg |= CP15_R1_HIGH_VECTORS_BIT;
132
133 asm volatile (
134 "mcr p15, 0, %[control_reg], c1, c1"
135 :: [control_reg] "r" (control_reg)
136 );
137}
138#endif
139
140/** Interrupt Exception handler.
141 *
142 * Determines the sources of interrupt and calls their handlers.
143 */
144static void irq_exception(unsigned int exc_no, istate_t *istate)
145{
146 machine_irq_exception(exc_no, istate);
147}
148
149/** Initializes exception handling.
150 *
151 * Installs low-level exception handlers and then registers
152 * exceptions and their handlers to kernel exception dispatcher.
153 */
154void exception_init(void)
155{
156#ifdef HIGH_EXCEPTION_VECTORS
157 high_vectors();
158#endif
159 install_exception_handlers();
160
161 exc_register(EXC_IRQ, "interrupt", true,
162 (iroutine_t) irq_exception);
163 exc_register(EXC_PREFETCH_ABORT, "prefetch abort", true,
164 (iroutine_t) prefetch_abort);
165 exc_register(EXC_DATA_ABORT, "data abort", true,
166 (iroutine_t) data_abort);
167 exc_register(EXC_SWI, "software interrupt", true,
168 (iroutine_t) swi_exception);
169}
170
171/** Prints #istate_t structure content.
172 *
173 * @param istate Structure to be printed.
174 */
175void istate_decode(istate_t *istate)
176{
177 printf("r0 =%#0" PRIx32 "\tr1 =%#0" PRIx32 "\t"
178 "r2 =%#0" PRIx32 "\tr3 =%#0" PRIx32 "\n",
179 istate->r0, istate->r1, istate->r2, istate->r3);
180 printf("r4 =%#" PRIx32 "\tr5 =%#0" PRIx32 "\t"
181 "r6 =%#0" PRIx32 "\tr7 =%#0" PRIx32 "\n",
182 istate->r4, istate->r5, istate->r6, istate->r7);
183 printf("r8 =%#0" PRIx32 "\tr9 =%#0" PRIx32 "\t"
184 "r10=%#0" PRIx32 "\tfp =%p\n",
185 istate->r8, istate->r9, istate->r10,
186 (void *) istate->fp);
187 printf("r12=%#0" PRIx32 "\tsp =%p\tlr =%p\tspsr=%p\n",
188 istate->r12, (void *) istate->sp,
189 (void *) istate->lr, (void *) istate->spsr);
190}
191
192/** @}
193 */
Note: See TracBrowser for help on using the repository browser.