source: mainline/kernel/arch/arm32/src/exception.c@ 34847e2

lfn serial ticket/834-toolchain-update topic/msim-upgrade topic/simplify-dev-export
Last change on this file since 34847e2 was 9a5ccc14, checked in by Jan Vesely <jano.vesely@…>, 12 years ago

arm32: Fix smc_coherence call.

  • Property mode set to 100644
File size: 7.1 KB
Line 
1/*
2 * Copyright (c) 2007 Petr Stepan
3 * All rights reserved.
4 *
5 * Redistribution and use in source and binary forms, with or without
6 * modification, are permitted provided that the following conditions
7 * are met:
8 *
9 * - Redistributions of source code must retain the above copyright
10 * notice, this list of conditions and the following disclaimer.
11 * - Redistributions in binary form must reproduce the above copyright
12 * notice, this list of conditions and the following disclaimer in the
13 * documentation and/or other materials provided with the distribution.
14 * - The name of the author may not be used to endorse or promote products
15 * derived from this software without specific prior written permission.
16 *
17 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
18 * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
19 * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
20 * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
21 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
22 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
23 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
24 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
25 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
26 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
27 */
28
29/** @addtogroup arm32
30 * @{
31 */
32/** @file
33 * @brief Exception handlers and exception initialization routines.
34 */
35
36#include <arch/exception.h>
37#include <arch/regutils.h>
38#include <arch/machine_func.h>
39#include <interrupt.h>
40#include <arch/mm/page_fault.h>
41#include <arch/cp15.h>
42#include <arch/barrier.h>
43#include <print.h>
44#include <syscall/syscall.h>
45#include <stacktrace.h>
46
47/** Offset used in calculation of exception handler's relative address.
48 *
49 * @see install_handler()
50 */
51#define PREFETCH_OFFSET 0x8
52
53/** LDR instruction's code */
54#define LDR_OPCODE 0xe59ff000
55
56/** Number of exception vectors. */
57#define EXC_VECTORS 8
58
59/** Size of memory block occupied by exception vectors. */
60#define EXC_VECTORS_SIZE (EXC_VECTORS * 4)
61
62/** Updates specified exception vector to jump to given handler.
63 *
64 * Addresses of handlers are stored in memory following exception vectors.
65 */
66static void install_handler(unsigned handler_addr, unsigned *vector)
67{
68 /* relative address (related to exc. vector) of the word
69 * where handler's address is stored
70 */
71 volatile uint32_t handler_address_ptr = EXC_VECTORS_SIZE -
72 PREFETCH_OFFSET;
73
74 /* make it LDR instruction and store at exception vector */
75 *vector = handler_address_ptr | LDR_OPCODE;
76 smc_coherence(vector);
77
78 /* store handler's address */
79 *(vector + EXC_VECTORS) = handler_addr;
80
81}
82
83/** Software Interrupt handler.
84 *
85 * Dispatches the syscall.
86 *
87 */
88static void swi_exception(unsigned int exc_no, istate_t *istate)
89{
90 istate->r0 = syscall_handler(istate->r0, istate->r1, istate->r2,
91 istate->r3, istate->r4, istate->r5, istate->r6);
92}
93
94/** Fills exception vectors with appropriate exception handlers. */
95void install_exception_handlers(void)
96{
97 install_handler((unsigned) reset_exception_entry,
98 (unsigned *) EXC_RESET_VEC);
99
100 install_handler((unsigned) undef_instr_exception_entry,
101 (unsigned *) EXC_UNDEF_INSTR_VEC);
102
103 install_handler((unsigned) swi_exception_entry,
104 (unsigned *) EXC_SWI_VEC);
105
106 install_handler((unsigned) prefetch_abort_exception_entry,
107 (unsigned *) EXC_PREFETCH_ABORT_VEC);
108
109 install_handler((unsigned) data_abort_exception_entry,
110 (unsigned *) EXC_DATA_ABORT_VEC);
111
112 install_handler((unsigned) irq_exception_entry,
113 (unsigned *) EXC_IRQ_VEC);
114
115 install_handler((unsigned) fiq_exception_entry,
116 (unsigned *) EXC_FIQ_VEC);
117}
118
119#ifdef HIGH_EXCEPTION_VECTORS
120/** Activates use of high exception vectors addresses.
121 *
122 * "High vectors were introduced into some implementations of ARMv4 and are
123 * required in ARMv6 implementations. High vectors allow the exception vector
124 * locations to be moved from their normal address range 0x00000000-0x0000001C
125 * at the bottom of the 32-bit address space, to an alternative address range
126 * 0xFFFF0000-0xFFFF001C near the top of the address space. These alternative
127 * locations are known as the high vectors.
128 *
129 * Prior to ARMv6, it is IMPLEMENTATION DEFINED whether the high vectors are
130 * supported. When they are, a hardware configuration input selects whether
131 * the normal vectors or the high vectors are to be used from
132 * reset." ARM Architecture Reference Manual A2.6.11 (p. 64 in the PDF).
133 *
134 * ARM920T (gta02) TRM A2.3.5 (PDF p. 36) and ARM926EJ-S (icp) 2.3.2 (PDF p. 42)
135 * say that armv4 an armv5 chips that we support implement this.
136 */
137static void high_vectors(void)
138{
139 uint32_t control_reg = SCTLR_read();
140
141 /* switch on the high vectors bit */
142 control_reg |= SCTLR_HIGH_VECTORS_EN_FLAG;
143
144 SCTLR_write(control_reg);
145}
146#endif
147
148/** Interrupt Exception handler.
149 *
150 * Determines the sources of interrupt and calls their handlers.
151 */
152static void irq_exception(unsigned int exc_no, istate_t *istate)
153{
154 machine_irq_exception(exc_no, istate);
155}
156
157/** Undefined instruction exception handler.
158 *
159 * Calls scheduler_fpu_lazy_request
160 */
161static void undef_insn_exception(unsigned int exc_no, istate_t *istate)
162{
163#ifdef CONFIG_FPU
164 if (handle_if_fpu_exception()) {
165 /*
166 * Retry the failing instruction,
167 * ARM Architecture Reference Manual says on p.B1-1169
168 * that offset for undef instruction exception is 4
169 */
170 istate->pc -= 4;
171 return;
172 }
173#endif
174 fault_if_from_uspace(istate, "Undefined instruction.");
175 panic_badtrap(istate, exc_no, "Undefined instruction.");
176}
177
178/** Initializes exception handling.
179 *
180 * Installs low-level exception handlers and then registers
181 * exceptions and their handlers to kernel exception dispatcher.
182 */
183void exception_init(void)
184{
185 // TODO check for availability of high vectors for <= armv5
186#ifdef HIGH_EXCEPTION_VECTORS
187 high_vectors();
188#endif
189 install_exception_handlers();
190
191 exc_register(EXC_UNDEF_INSTR, "undefined instruction", true,
192 (iroutine_t) undef_insn_exception);
193 exc_register(EXC_IRQ, "interrupt", true,
194 (iroutine_t) irq_exception);
195 exc_register(EXC_PREFETCH_ABORT, "prefetch abort", true,
196 (iroutine_t) prefetch_abort);
197 exc_register(EXC_DATA_ABORT, "data abort", true,
198 (iroutine_t) data_abort);
199 exc_register(EXC_SWI, "software interrupt", true,
200 (iroutine_t) swi_exception);
201}
202
203/** Prints #istate_t structure content.
204 *
205 * @param istate Structure to be printed.
206 */
207void istate_decode(istate_t *istate)
208{
209 printf("r0 =%0#10" PRIx32 "\tr1 =%0#10" PRIx32 "\t"
210 "r2 =%0#10" PRIx32 "\tr3 =%0#10" PRIx32 "\n",
211 istate->r0, istate->r1, istate->r2, istate->r3);
212 printf("r4 =%0#10" PRIx32 "\tr5 =%0#10" PRIx32 "\t"
213 "r6 =%0#10" PRIx32 "\tr7 =%0#10" PRIx32 "\n",
214 istate->r4, istate->r5, istate->r6, istate->r7);
215 printf("r8 =%0#10" PRIx32 "\tr9 =%0#10" PRIx32 "\t"
216 "r10=%0#10" PRIx32 "\tfp =%0#10" PRIx32 "\n",
217 istate->r8, istate->r9, istate->r10, istate->fp);
218 printf("r12=%0#10" PRIx32 "\tsp =%0#10" PRIx32 "\t"
219 "lr =%0#10" PRIx32 "\tspsr=%0#10" PRIx32 "\n",
220 istate->r12, istate->sp, istate->lr, istate->spsr);
221}
222
223/** @}
224 */
Note: See TracBrowser for help on using the repository browser.