source: mainline/kernel/arch/arm32/include/regutils.h@ 5fcd537

lfn serial ticket/834-toolchain-update topic/msim-upgrade topic/simplify-dev-export
Last change on this file since 5fcd537 was 5fcd537, checked in by Jan Vesely <jano.vesely@…>, 12 years ago

Merge mainline changes.

Includes bbxm fpu fix and other arm changes.
Merge fix: arch defines in fpu_context.c

  • Property mode set to 100644
File size: 3.9 KB
Line 
1/*
2 * Copyright (c) 2007 Petr Stepan
3 * All rights reserved.
4 *
5 * Redistribution and use in source and binary forms, with or without
6 * modification, are permitted provided that the following conditions
7 * are met:
8 *
9 * - Redistributions of source code must retain the above copyright
10 * notice, this list of conditions and the following disclaimer.
11 * - Redistributions in binary form must reproduce the above copyright
12 * notice, this list of conditions and the following disclaimer in the
13 * documentation and/or other materials provided with the distribution.
14 * - The name of the author may not be used to endorse or promote products
15 * derived from this software without specific prior written permission.
16 *
17 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
18 * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
19 * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
20 * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
21 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
22 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
23 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
24 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
25 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
26 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
27 */
28
29/** @addtogroup arm32
30 * @{
31 */
32/**
33 * @file
34 * @brief Utilities for convenient manipulation with ARM registers.
35 */
36
37#ifndef KERN_arm32_REGUTILS_H_
38#define KERN_arm32_REGUTILS_H_
39
40#define STATUS_REG_IRQ_DISABLED_BIT (1 << 7)
41#define STATUS_REG_MODE_MASK 0x1f
42
43/* COntrol register bit values see ch. B4.1.130 of ARM Architecture Reference
44 * Manual ARMv7-A and ARMv7-R edition, page 1687 */
45#define CP15_R1_MMU_EN (1 << 0)
46#define CP15_R1_ALIGN_CHECK_EN (1 << 1) /* Allow alignemnt check */
47#define CP15_R1_CACHE_EN (1 << 2)
48#define CP15_R1_CP15_BARRIER_EN (1 << 5)
49#define CP15_R1_B_EN (1 << 7) /* ARMv6- only, big endian switch */
50#define CP15_R1_SWAP_EN (1 << 10)
51#define CP15_R1_BRANCH_PREDICT_EN (1 << 11)
52#define CP15_R1_INST_CACHE_EN (1 << 12)
53#define CP15_R1_HIGH_VECTORS_EN (1 << 13)
54#define CP15_R1_ROUND_ROBIN_EN (1 << 14)
55#define CP15_R1_HW_ACCESS_FLAG_EN (1 << 17)
56#define CP15_R1_WRITE_XN_EN (1 << 19) /* Only if virt. supported */
57#define CP15_R1_USPCE_WRITE_XN_EN (1 << 20) /* Only if virt. supported */
58#define CP15_R1_FAST_IRQ_EN (1 << 21) /* Disbale impl.specific features */
59#define CP15_R1_UNALIGNED_EN (1 << 22) /* Must be 1 on armv7 */
60#define CP15_R1_IRQ_VECTORS_EN (1 << 24)
61#define CP15_R1_BIG_ENDIAN_EXC (1 << 25)
62#define CP15_R1_NMFI_EN (1 << 27)
63#define CP15_R1_TEX_REMAP_EN (1 << 28)
64#define CP15_R1_ACCESS_FLAG_EN (1 << 29)
65#define CP15_R1_THUMB_EXC_EN (1 << 30)
66
67/* ARM Processor Operation Modes */
68enum {
69 USER_MODE = 0x10,
70 FIQ_MODE = 0x11,
71 IRQ_MODE = 0x12,
72 SUPERVISOR_MODE = 0x13,
73 MONITOR_MODE = 0x16,
74 ABORT_MODE = 0x17,
75 HYPERVISOR_MODE = 0x1a,
76 UNDEFINED_MODE = 0x1b,
77 SYSTEM_MODE = 0x1f,
78 MODE_MASK = 0x1f,
79};
80/* [CS]PRS manipulation macros */
81#define GEN_STATUS_READ(nm, reg) \
82 static inline uint32_t nm## _status_reg_read(void) \
83 { \
84 uint32_t retval; \
85 \
86 asm volatile ( \
87 "mrs %[retval], " #reg \
88 : [retval] "=r" (retval) \
89 ); \
90 \
91 return retval; \
92 }
93
94#define GEN_STATUS_WRITE(nm, reg, fieldname, field) \
95 static inline void nm## _status_reg_ ##fieldname## _write(uint32_t value) \
96 { \
97 asm volatile ( \
98 "msr " #reg "_" #field ", %[value]" \
99 :: [value] "r" (value) \
100 ); \
101 }
102
103/** Return the value of CPSR (Current Program Status Register). */
104GEN_STATUS_READ(current, cpsr);
105
106/** Set control bits of CPSR. */
107GEN_STATUS_WRITE(current, cpsr, control, c);
108
109/** Return the value of SPSR (Saved Program Status Register). */
110GEN_STATUS_READ(saved, spsr);
111
112#endif
113
114/** @}
115 */
Note: See TracBrowser for help on using the repository browser.