source: mainline/kernel/arch/arm32/include/mm/page_armv7.h@ b954fb7

lfn serial ticket/834-toolchain-update topic/msim-upgrade topic/simplify-dev-export
Last change on this file since b954fb7 was 914e063, checked in by Jan Vesely <jano.vesely@…>, 14 years ago

arm32,mm: Add ARMv7 page table formats.

  • Property mode set to 100644
File size: 9.7 KB
Line 
1/*
2 * Copyright (c) 2012 Jan Vesely
3 * All rights reserved.
4 *
5 * Redistribution and use in source and binary forms, with or without
6 * modification, are permitted provided that the following conditions
7 * are met:
8 *
9 * - Redistributions of source code must retain the above copyright
10 * notice, this list of conditions and the following disclaimer.
11 * - Redistributions in binary form must reproduce the above copyright
12 * notice, this list of conditions and the following disclaimer in the
13 * documentation and/or other materials provided with the distribution.
14 * - The name of the author may not be used to endorse or promote products
15 * derived from this software without specific prior written permission.
16 *
17 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
18 * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
19 * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
20 * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
21 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
22 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
23 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
24 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
25 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
26 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
27 */
28
29/** @addtogroup arm32mm
30 * @{
31 */
32/** @file
33 * @brief Paging related declarations.
34 */
35
36#ifndef KERN_arm32_PAGE_armv7_H_
37#define KERN_arm32_PAGE_armv7_H_
38
39#include <arch/mm/frame.h>
40#include <mm/mm.h>
41#include <arch/exception.h>
42#include <trace.h>
43
44#define PAGE_WIDTH FRAME_WIDTH
45#define PAGE_SIZE FRAME_SIZE
46
47/* Number of entries in each level. */
48#define PTL0_ENTRIES_ARCH (1 << 12) /* 4096 */
49#define PTL1_ENTRIES_ARCH 0
50#define PTL2_ENTRIES_ARCH 0
51/* coarse page tables used (256 * 4 = 1KB per page) */
52#define PTL3_ENTRIES_ARCH (1 << 8) /* 256 */
53
54/* Page table sizes for each level. */
55#define PTL0_SIZE_ARCH FOUR_FRAMES
56#define PTL1_SIZE_ARCH 0
57#define PTL2_SIZE_ARCH 0
58#define PTL3_SIZE_ARCH ONE_FRAME
59
60/* Macros calculating indices into page tables for each level. */
61#define PTL0_INDEX_ARCH(vaddr) (((vaddr) >> 20) & 0xfff)
62#define PTL1_INDEX_ARCH(vaddr) 0
63#define PTL2_INDEX_ARCH(vaddr) 0
64#define PTL3_INDEX_ARCH(vaddr) (((vaddr) >> 12) & 0x0ff)
65
66/* Get PTE address accessors for each level. */
67#define GET_PTL1_ADDRESS_ARCH(ptl0, i) \
68 ((pte_t *) ((((pte_t *)(ptl0))[(i)].l0).coarse_table_addr << 10))
69#define GET_PTL2_ADDRESS_ARCH(ptl1, i) \
70 (ptl1)
71#define GET_PTL3_ADDRESS_ARCH(ptl2, i) \
72 (ptl2)
73#define GET_FRAME_ADDRESS_ARCH(ptl3, i) \
74 ((uintptr_t) ((((pte_t *)(ptl3))[(i)].l1).frame_base_addr << 12))
75
76/* Set PTE address accessors for each level. */
77#define SET_PTL0_ADDRESS_ARCH(ptl0) \
78 (set_ptl0_addr((pte_t *) (ptl0)))
79#define SET_PTL1_ADDRESS_ARCH(ptl0, i, a) \
80 (((pte_t *) (ptl0))[(i)].l0.coarse_table_addr = (a) >> 10)
81#define SET_PTL2_ADDRESS_ARCH(ptl1, i, a)
82#define SET_PTL3_ADDRESS_ARCH(ptl2, i, a)
83#define SET_FRAME_ADDRESS_ARCH(ptl3, i, a) \
84 (((pte_t *) (ptl3))[(i)].l1.frame_base_addr = (a) >> 12)
85
86/* Get PTE flags accessors for each level. */
87#define GET_PTL1_FLAGS_ARCH(ptl0, i) \
88 get_pt_level0_flags((pte_t *) (ptl0), (size_t) (i))
89#define GET_PTL2_FLAGS_ARCH(ptl1, i) \
90 PAGE_PRESENT
91#define GET_PTL3_FLAGS_ARCH(ptl2, i) \
92 PAGE_PRESENT
93#define GET_FRAME_FLAGS_ARCH(ptl3, i) \
94 get_pt_level1_flags((pte_t *) (ptl3), (size_t) (i))
95
96/* Set PTE flags accessors for each level. */
97#define SET_PTL1_FLAGS_ARCH(ptl0, i, x) \
98 set_pt_level0_flags((pte_t *) (ptl0), (size_t) (i), (x))
99#define SET_PTL2_FLAGS_ARCH(ptl1, i, x)
100#define SET_PTL3_FLAGS_ARCH(ptl2, i, x)
101#define SET_FRAME_FLAGS_ARCH(ptl3, i, x) \
102 set_pt_level1_flags((pte_t *) (ptl3), (size_t) (i), (x))
103
104/* Macros for querying the last-level PTE entries. */
105#define PTE_VALID_ARCH(pte) \
106 (*((uint32_t *) (pte)) != 0)
107#define PTE_PRESENT_ARCH(pte) \
108 (((pte_t *) (pte))->l0.descriptor_type != 0)
109#define PTE_GET_FRAME_ARCH(pte) \
110 (((pte_t *) (pte))->l1.frame_base_addr << FRAME_WIDTH)
111#define PTE_WRITABLE_ARCH(pte) \
112 (((pte_t *) (pte))->l1.access_permission_1 != PTE_AP1_RO)
113#define PTE_EXECUTABLE_ARCH(pte) \
114 (((pte_t *) (pte))->l1.descriptor_type != PTE_DESCRIPTOR_SMALL_PAGE_NX)
115
116#ifndef __ASM__
117
118/** Level 0 page table entry. */
119typedef struct {
120 /* 0b01 for coarse tables, see below for details */
121 unsigned descriptor_type : 2;
122 unsigned pxn : 1;
123 unsigned ns : 1;
124 unsigned should_be_zero_0 : 1;
125 unsigned domain : 4;
126 unsigned should_be_zero_1 : 1;
127
128 /* Pointer to the coarse 2nd level page table (holding entries for small
129 * (4KB) or large (64KB) pages. ARM also supports fine 2nd level page
130 * tables that may hold even tiny pages (1KB) but they are bigger (4KB
131 * per table in comparison with 1KB per the coarse table)
132 */
133 unsigned coarse_table_addr : 22;
134} ATTRIBUTE_PACKED pte_level0_t;
135
136/** Level 1 page table entry (small (4KB) pages used). */
137typedef struct {
138
139 /* 0b10 for small pages, 0b11 for NX small pages */
140 unsigned descriptor_type : 2;
141 unsigned bufferable : 1;
142 unsigned cacheable : 1;
143 unsigned access_permission_0 : 2;
144 unsigned tex : 3;
145 unsigned access_permission_1 : 1;
146 unsigned shareable : 1;
147 unsigned non_global : 1;
148 unsigned frame_base_addr : 20;
149} ATTRIBUTE_PACKED pte_level1_t;
150
151typedef union {
152 pte_level0_t l0;
153 pte_level1_t l1;
154} pte_t;
155
156/* Level 1 page tables access permissions */
157
158/** User mode: no access, privileged mode: no access. */
159#define PTE_AP0_USER_NO_KERNEL_NO 0
160
161/** User mode: no access, privileged mode: read/write. */
162#define PTE_AP0_USER_NO_KERNEL_FULL 1
163
164/** User mode: read only, privileged mode: read/write. */
165#define PTE_AP0_USER_LIMITED_KERNEL_FULL 2
166
167/** User mode: read/write, privileged mode: read/write. */
168#define PTE_AP0_USER_FULL_KERNEL_FULL 3
169
170/** Allow writes */
171#define PTE_AP1_RO 1
172
173
174/* pte_level0_t and pte_level1_t descriptor_type flags */
175
176/** pte_level0_t and pte_level1_t "not present" flag (used in descriptor_type). */
177#define PTE_DESCRIPTOR_NOT_PRESENT 0
178
179/** pte_level0_t coarse page table flag (used in descriptor_type). */
180#define PTE_DESCRIPTOR_COARSE_TABLE 1
181
182/** pte_level1_t small page table flag (used in descriptor type). */
183#define PTE_DESCRIPTOR_SMALL_PAGE 2
184
185/** pte_level1_t small page table flag with NX (used in descriptor type). */
186#define PTE_DESCRIPTOR_SMALL_PAGE_NX 3
187
188/** Sets the address of level 0 page table.
189 *
190 * @param pt Pointer to the page table to set.
191 *
192 */
193NO_TRACE static inline void set_ptl0_addr(pte_t *pt)
194{
195 asm volatile (
196 "mcr p15, 0, %[pt], c2, c0, 0\n"
197 :: [pt] "r" (pt)
198 );
199}
200
201
202/** Returns level 0 page table entry flags.
203 *
204 * @param pt Level 0 page table.
205 * @param i Index of the entry to return.
206 *
207 */
208NO_TRACE static inline int get_pt_level0_flags(pte_t *pt, size_t i)
209{
210 const pte_level0_t *p = &pt[i].l0;
211 const unsigned np = (p->descriptor_type == PTE_DESCRIPTOR_NOT_PRESENT);
212
213 return (np << PAGE_PRESENT_SHIFT) | (1 << PAGE_USER_SHIFT) |
214 (1 << PAGE_READ_SHIFT) | (1 << PAGE_WRITE_SHIFT) |
215 (1 << PAGE_EXEC_SHIFT) | (1 << PAGE_CACHEABLE_SHIFT);
216}
217
218/** Returns level 1 page table entry flags.
219 *
220 * @param pt Level 1 page table.
221 * @param i Index of the entry to return.
222 *
223 */
224NO_TRACE static inline int get_pt_level1_flags(pte_t *pt, size_t i)
225{
226 const pte_level1_t *p = &pt[i].l1;
227
228 const unsigned dt = p->descriptor_type;
229 const unsigned ap0 = p->access_permission_0;
230 const unsigned ap1 = p->access_permission_1;
231
232 return ((dt == PTE_DESCRIPTOR_NOT_PRESENT) << PAGE_PRESENT_SHIFT) |
233 ((dt != PTE_DESCRIPTOR_SMALL_PAGE_NX) << PAGE_EXEC_SHIFT) |
234 ((ap0 == PTE_AP0_USER_LIMITED_KERNEL_FULL) << PAGE_READ_SHIFT) |
235 ((ap0 == PTE_AP0_USER_FULL_KERNEL_FULL) << PAGE_READ_SHIFT) |
236 ((ap0 == PTE_AP0_USER_NO_KERNEL_FULL) << PAGE_READ_SHIFT) |
237 ((ap0 != PTE_AP0_USER_NO_KERNEL_FULL) << PAGE_USER_SHIFT) |
238 (((ap1 != PTE_AP1_RO) && (ap0 == PTE_AP0_USER_FULL_KERNEL_FULL)) << PAGE_WRITE_SHIFT) |
239 (((ap1 != PTE_AP1_RO) && (ap0 == PTE_AP0_USER_NO_KERNEL_FULL)) << PAGE_WRITE_SHIFT) |
240 (p->bufferable << PAGE_CACHEABLE);
241}
242
243/** Sets flags of level 0 page table entry.
244 *
245 * @param pt level 0 page table
246 * @param i index of the entry to be changed
247 * @param flags new flags
248 *
249 */
250NO_TRACE static inline void set_pt_level0_flags(pte_t *pt, size_t i, int flags)
251{
252 pte_level0_t *p = &pt[i].l0;
253
254 if (flags & PAGE_NOT_PRESENT) {
255 p->descriptor_type = PTE_DESCRIPTOR_NOT_PRESENT;
256 /*
257 * Ensures that the entry will be recognized as valid when
258 * PTE_VALID_ARCH applied.
259 */
260 p->should_be_zero_0 = 1;
261 p->should_be_zero_1 = 1;
262 } else {
263 p->descriptor_type = PTE_DESCRIPTOR_COARSE_TABLE;
264 p->should_be_zero_0 = 0;
265 p->should_be_zero_1 = 0;
266 }
267}
268
269
270/** Sets flags of level 1 page table entry.
271 *
272 * We use same access rights for the whole page. When page
273 * is not preset we store 1 in acess_rigts_3 so that at least
274 * one bit is 1 (to mark correct page entry, see #PAGE_VALID_ARCH).
275 *
276 * @param pt Level 1 page table.
277 * @param i Index of the entry to be changed.
278 * @param flags New flags.
279 *
280 */
281NO_TRACE static inline void set_pt_level1_flags(pte_t *pt, size_t i, int flags)
282{
283 pte_level1_t *p = &pt[i].l1;
284
285 if (flags & PAGE_NOT_PRESENT) {
286 p->descriptor_type = PTE_DESCRIPTOR_NOT_PRESENT;
287 } else {
288 if (flags & PAGE_EXEC)
289 p->descriptor_type = PTE_DESCRIPTOR_SMALL_PAGE;
290 else
291 p->descriptor_type = PTE_DESCRIPTOR_SMALL_PAGE_NX;
292 }
293
294 p->cacheable = p->bufferable = (flags & PAGE_CACHEABLE) != 0;
295
296 /* default access permission: kernel only*/
297 p->access_permission_0 = PTE_AP0_USER_NO_KERNEL_FULL;
298
299 if (flags & PAGE_USER) {
300 p->access_permission_0 = PTE_AP0_USER_FULL_KERNEL_FULL;
301 if (!(flags & PAGE_WRITE))
302 p->access_permission_1 = PTE_AP1_RO;
303 }
304}
305
306
307extern void page_arch_init(void);
308
309#endif /* __ASM__ */
310
311#endif
312
313/** @}
314 */
Note: See TracBrowser for help on using the repository browser.