| 1 | /*
|
|---|
| 2 | * Copyright (c) 2013 Jan Vesely
|
|---|
| 3 | * All rights reserved.
|
|---|
| 4 | *
|
|---|
| 5 | * Redistribution and use in source and binary forms, with or without
|
|---|
| 6 | * modification, are permitted provided that the following conditions
|
|---|
| 7 | * are met:
|
|---|
| 8 | *
|
|---|
| 9 | * - Redistributions of source code must retain the above copyright
|
|---|
| 10 | * notice, this list of conditions and the following disclaimer.
|
|---|
| 11 | * - Redistributions in binary form must reproduce the above copyright
|
|---|
| 12 | * notice, this list of conditions and the following disclaimer in the
|
|---|
| 13 | * documentation and/or other materials provided with the distribution.
|
|---|
| 14 | * - The name of the author may not be used to endorse or promote products
|
|---|
| 15 | * derived from this software without specific prior written permission.
|
|---|
| 16 | *
|
|---|
| 17 | * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
|
|---|
| 18 | * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
|
|---|
| 19 | * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
|
|---|
| 20 | * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
|
|---|
| 21 | * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
|
|---|
| 22 | * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
|
|---|
| 23 | * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
|
|---|
| 24 | * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
|
|---|
| 25 | * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
|
|---|
| 26 | * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
|
|---|
| 27 | */
|
|---|
| 28 |
|
|---|
| 29 | /** @addtogroup arm32
|
|---|
| 30 | * @{
|
|---|
| 31 | */
|
|---|
| 32 | /** @file
|
|---|
| 33 | * @brief System Control Coprocessor (CP15)
|
|---|
| 34 | */
|
|---|
| 35 |
|
|---|
| 36 | #ifndef KERN_arm32_CP15_H_
|
|---|
| 37 | #define KERN_arm32_CP15_H_
|
|---|
| 38 |
|
|---|
| 39 |
|
|---|
| 40 | /** See ARM Architecture reference manual ch. B3.17.1 page B3-1456
|
|---|
| 41 | * for the list */
|
|---|
| 42 |
|
|---|
| 43 | #define CONTROL_REG_GEN_READ(name, crn, opc1, crm, opc2) \
|
|---|
| 44 | static inline uint32_t name##_read() \
|
|---|
| 45 | { \
|
|---|
| 46 | uint32_t val; \
|
|---|
| 47 | asm volatile ( "mrc p15, "#opc1", %0, "#crn", "#crm", "#opc2"\n" : "=r" (val) ); \
|
|---|
| 48 | return val; \
|
|---|
| 49 | }
|
|---|
| 50 | #define CONTROL_REG_GEN_WRITE(name, crn, opc1, crm, opc2) \
|
|---|
| 51 | static inline void name##_write(uint32_t val) \
|
|---|
| 52 | { \
|
|---|
| 53 | asm volatile ( "mrc p15, "#opc1", %0, "#crn", "#crm", "#opc2"\n" :: "r" (val) ); \
|
|---|
| 54 | }
|
|---|
| 55 |
|
|---|
| 56 | /* Identification registers */
|
|---|
| 57 | CONTROL_REG_GEN_READ(MIDR, c0, 0, c0, 0);
|
|---|
| 58 | CONTROL_REG_GEN_READ(CTR, c0, 0, c0, 1);
|
|---|
| 59 | CONTROL_REG_GEN_READ(TCMR, c0, 0, c0, 2);
|
|---|
| 60 | CONTROL_REG_GEN_READ(TLBTR, c0, 0, c0, 3);
|
|---|
| 61 | CONTROL_REG_GEN_READ(MPIDR, c0, 0, c0, 5);
|
|---|
| 62 | CONTROL_REG_GEN_READ(REVIDR, c0, 0, c0, 6);
|
|---|
| 63 |
|
|---|
| 64 | enum {
|
|---|
| 65 | ID_PFR0_THUMBEE_MASK = 0xf << 12,
|
|---|
| 66 | ID_PFR0_THUMBEE = 0x1 << 12,
|
|---|
| 67 | ID_PFR0_JAZELLE_MASK = 0xf << 8,
|
|---|
| 68 | ID_PFR0_JAZELLE = 0x1 << 8,
|
|---|
| 69 | ID_PFR0_JAZELLE_CV_CLEAR = 0x2 << 8,
|
|---|
| 70 | ID_PFR0_THUMB_MASK = 0xf << 4,
|
|---|
| 71 | ID_PFR0_THUMB = 0x1 << 4,
|
|---|
| 72 | ID_PFR0_THUMB2 = 0x3 << 4,
|
|---|
| 73 | ID_PFR0_ARM_MASK = 0xf << 0,
|
|---|
| 74 | ID_PFR0_ARM = 0x1 << 0,
|
|---|
| 75 | };
|
|---|
| 76 | CONTROL_REG_GEN_READ(ID_PFR0, c0, 0, c1, 0);
|
|---|
| 77 |
|
|---|
| 78 | enum {
|
|---|
| 79 | ID_PFR1_GEN_TIMER_EXT_MASK = 0xf << 16,
|
|---|
| 80 | ID_PFR1_GEN_TIMER_EXT = 0x1 << 16,
|
|---|
| 81 | ID_PFR1_VIRT_EXT_MASK = 0xf << 12,
|
|---|
| 82 | ID_PFR1_VIRT_EXT = 0x1 << 12,
|
|---|
| 83 | ID_PFR1_M_PROF_MASK = 0xf << 8,
|
|---|
| 84 | ID_PFR1_M_PROF_MODEL = 0x2 << 8,
|
|---|
| 85 | ID_PFR1_SEC_EXT_MASK = 0xf << 4,
|
|---|
| 86 | ID_PFR1_SEC_EXT = 0x1 << 4,
|
|---|
| 87 | ID_PFR1_SEC_EXT_RFR = 0x2 << 4,
|
|---|
| 88 | ID_PFR1_ARMV4_MODEL_MASK = 0xf << 0,
|
|---|
| 89 | ID_PFR1_ARMV4_MODEL = 0x1 << 0,
|
|---|
| 90 | };
|
|---|
| 91 | CONTROL_REG_GEN_READ(ID_PFR1, c0, 0, c1, 1);
|
|---|
| 92 | CONTROL_REG_GEN_READ(ID_DFR0, c0, 0, c1, 2);
|
|---|
| 93 | CONTROL_REG_GEN_READ(ID_AFR0, c0, 0, c1, 3);
|
|---|
| 94 | CONTROL_REG_GEN_READ(ID_MMFR0, c0, 0, c1, 4);
|
|---|
| 95 | CONTROL_REG_GEN_READ(ID_MMFR1, c0, 0, c1, 5);
|
|---|
| 96 | CONTROL_REG_GEN_READ(ID_MMFR2, c0, 0, c1, 6);
|
|---|
| 97 | CONTROL_REG_GEN_READ(ID_MMFR3, c0, 0, c1, 7);
|
|---|
| 98 |
|
|---|
| 99 | CONTROL_REG_GEN_READ(ID_ISAR0, c0, 0, c2, 0);
|
|---|
| 100 | CONTROL_REG_GEN_READ(ID_ISAR1, c0, 0, c2, 1);
|
|---|
| 101 | CONTROL_REG_GEN_READ(ID_ISAR2, c0, 0, c2, 2);
|
|---|
| 102 | CONTROL_REG_GEN_READ(ID_ISAR3, c0, 0, c2, 3);
|
|---|
| 103 | CONTROL_REG_GEN_READ(ID_ISAR4, c0, 0, c2, 4);
|
|---|
| 104 | CONTROL_REG_GEN_READ(ID_ISAR5, c0, 0, c2, 5);
|
|---|
| 105 |
|
|---|
| 106 | CONTROL_REG_GEN_READ(CCSIDR, c0, 1, c0, 0);
|
|---|
| 107 | CONTROL_REG_GEN_READ(CLIDR, c0, 1, c0, 1);
|
|---|
| 108 | CONTROL_REG_GEN_READ(AIDR, c0, 1, c0, 7); /* Implementation defined or MIDR */
|
|---|
| 109 |
|
|---|
| 110 | CONTROL_REG_GEN_READ(CSSELR, c0, 2, c0, 0);
|
|---|
| 111 | CONTROL_REG_GEN_WRITE(CSSELR, c0, 2, c0, 0);
|
|---|
| 112 | CONTROL_REG_GEN_READ(VPIDR, c0, 4, c0, 0);
|
|---|
| 113 | CONTROL_REG_GEN_WRITE(VPIDR, c0, 4, c0, 0);
|
|---|
| 114 | CONTROL_REG_GEN_READ(VMPIDR, c0, 4, c0, 5);
|
|---|
| 115 | CONTROL_REG_GEN_WRITE(VMPIDR, c0, 4, c0, 5);
|
|---|
| 116 |
|
|---|
| 117 | /* System control registers */
|
|---|
| 118 | CONTROL_REG_GEN_READ(SCTLR, c1, 0, c0, 0);
|
|---|
| 119 | CONTROL_REG_GEN_WRITE(SCTLR, c1, 0, c0, 0);
|
|---|
| 120 | CONTROL_REG_GEN_READ(ACTLR, c1, 0, c0, 1);
|
|---|
| 121 | CONTROL_REG_GEN_WRITE(ACTLR, c1, 0, c0, 1);
|
|---|
| 122 |
|
|---|
| 123 | enum {
|
|---|
| 124 | CPACR_ASEDIS_FLAG = 1 << 31,
|
|---|
| 125 | CPACR_D32DIS_FLAG = 1 << 30,
|
|---|
| 126 | CPACR_TRCDIS_FLAG = 1 << 28,
|
|---|
| 127 | #define CPACR_CP_MASK(cp) (0x3 << (cp * 2))
|
|---|
| 128 | #define CPACR_CP_NO_ACCESS(cp) (0x0 << (cp * 2))
|
|---|
| 129 | #define CPACR_CP_PL1_ACCESS(cp) (0x1 << (cp * 2))
|
|---|
| 130 | #define CPACR_CP_FULL_ACCESS(cp) (0x3 << (cp * 2))
|
|---|
| 131 | };
|
|---|
| 132 | CONTROL_REG_GEN_READ(CPACR, c1, 0, c0, 2);
|
|---|
| 133 | CONTROL_REG_GEN_WRITE(CPACR, c1, 0, c0, 2);
|
|---|
| 134 |
|
|---|
| 135 | /* Implemented as part of Security extensions */
|
|---|
| 136 | enum {
|
|---|
| 137 | SCR_SIF_FLAG = 1 << 9,
|
|---|
| 138 | SCR_HCE_FLAG = 1 << 8,
|
|---|
| 139 | SCR_SCD_FLAG = 1 << 7,
|
|---|
| 140 | SCR_nET_FLAG = 1 << 6,
|
|---|
| 141 | SCR_AW_FLAG = 1 << 5,
|
|---|
| 142 | SCR_FW_FLAG = 1 << 4,
|
|---|
| 143 | SCR_EA_FLAG = 1 << 3,
|
|---|
| 144 | SCR_FIQ_FLAG = 1 << 2,
|
|---|
| 145 | SCR_IRQ_FLAG = 1 << 1,
|
|---|
| 146 | SCR_NS_FLAG = 1 << 0,
|
|---|
| 147 | };
|
|---|
| 148 | CONTROL_REG_GEN_READ(SCR, c1, 0, c1, 0);
|
|---|
| 149 | CONTROL_REG_GEN_WRITE(SCR, c1, 0, c1, 0);
|
|---|
| 150 | CONTROL_REG_GEN_READ(SDER, c1, 0, c1, 1);
|
|---|
| 151 | CONTROL_REG_GEN_WRITE(SDER, c1, 0, c1, 1);
|
|---|
| 152 |
|
|---|
| 153 | enum {
|
|---|
| 154 | NSACR_NSTRCDIS_FLAG = 1 << 20,
|
|---|
| 155 | NSACR_RFR_FLAG = 1 << 19,
|
|---|
| 156 | NSACR_NSASEDIS = 1 << 15,
|
|---|
| 157 | NSACR_NSD32DIS = 1 << 14,
|
|---|
| 158 | #define NSACR_CP_FLAG(cp) (1 << cp)
|
|---|
| 159 | };
|
|---|
| 160 | CONTROL_REG_GEN_READ(NSACR, c1, 0, c1, 2);
|
|---|
| 161 | CONTROL_REG_GEN_WRITE(NSACR, c1, 0, c1, 2);
|
|---|
| 162 |
|
|---|
| 163 | /* Implemented as part of Virtualization extensions */
|
|---|
| 164 | CONTROL_REG_GEN_READ(HSCTLR, c1, 4, c0, 0);
|
|---|
| 165 | CONTROL_REG_GEN_WRITE(HSCTLR, c1, 4, c0, 0);
|
|---|
| 166 | CONTROL_REG_GEN_READ(HACTLR, c1, 4, c0, 1);
|
|---|
| 167 | CONTROL_REG_GEN_WRITE(HACTLR, c1, 4, c0, 1);
|
|---|
| 168 |
|
|---|
| 169 | CONTROL_REG_GEN_READ(HCR, c1, 4, c1, 0);
|
|---|
| 170 | CONTROL_REG_GEN_WRITE(HCR, c1, 4, c1, 0);
|
|---|
| 171 | CONTROL_REG_GEN_READ(HDCR, c1, 4, c1, 1);
|
|---|
| 172 | CONTROL_REG_GEN_WRITE(HDCR, c1, 4, c1, 1);
|
|---|
| 173 | CONTROL_REG_GEN_READ(HCPTR, c1, 4, c1, 2);
|
|---|
| 174 | CONTROL_REG_GEN_WRITE(HCPTR, c1, 4, c1, 2);
|
|---|
| 175 | CONTROL_REG_GEN_READ(HSTR, c1, 4, c1, 3);
|
|---|
| 176 | CONTROL_REG_GEN_WRITE(HSTR, c1, 4, c1, 3);
|
|---|
| 177 | CONTROL_REG_GEN_READ(HACR, c1, 4, c1, 7);
|
|---|
| 178 | CONTROL_REG_GEN_WRITE(HACR, c1, 4, c1, 7);
|
|---|
| 179 |
|
|---|
| 180 | /* Memory protection and control registers */
|
|---|
| 181 | CONTROL_REG_GEN_READ(TTBR0, c2, 0, c0, 0);
|
|---|
| 182 | CONTROL_REG_GEN_WRITE(TTBR0, c2, 0, c0, 0);
|
|---|
| 183 | CONTROL_REG_GEN_READ(TTBR1, c2, 0, c0, 1);
|
|---|
| 184 | CONTROL_REG_GEN_WRITE(TTBR1, c2, 0, c0, 1);
|
|---|
| 185 | CONTROL_REG_GEN_READ(TTBCR, c2, 0, c0, 2);
|
|---|
| 186 | CONTROL_REG_GEN_WRITE(TTBCR, c2, 0, c0, 2);
|
|---|
| 187 |
|
|---|
| 188 | CONTROL_REG_GEN_READ(HTCR, c2, 4, c0, 2);
|
|---|
| 189 | CONTROL_REG_GEN_WRITE(HTCR, c2, 4, c0, 2);
|
|---|
| 190 | CONTROL_REG_GEN_READ(VTCR, c2, 4, c1, 2);
|
|---|
| 191 | CONTROL_REG_GEN_WRITE(VTCR, c2, 4, c1, 2);
|
|---|
| 192 |
|
|---|
| 193 | /* PAE */
|
|---|
| 194 | CONTROL_REG_GEN_READ(TTBR0H, c2, 0, c2, 0);
|
|---|
| 195 | CONTROL_REG_GEN_WRITE(TTBR0H, c2, 0, c2, 0);
|
|---|
| 196 | CONTROL_REG_GEN_READ(TTBR1H, c2, 0, c2, 1);
|
|---|
| 197 | CONTROL_REG_GEN_WRITE(TTBR1H, c2, 0, c2, 1);
|
|---|
| 198 | CONTROL_REG_GEN_READ(HTTBRH, c2, 0, c2, 4);
|
|---|
| 199 | CONTROL_REG_GEN_WRITE(HTTBRH, c2, 0, c2, 4);
|
|---|
| 200 | CONTROL_REG_GEN_READ(VTTBRH, c2, 0, c2, 6);
|
|---|
| 201 | CONTROL_REG_GEN_WRITE(VTTBRH, c2, 0, c2, 6);
|
|---|
| 202 |
|
|---|
| 203 | CONTROL_REG_GEN_READ(DACR, c3, 0, c0, 0);
|
|---|
| 204 | CONTROL_REG_GEN_WRITE(DACR, c3, 0, c0, 0);
|
|---|
| 205 |
|
|---|
| 206 | /* Memory system fault registers */
|
|---|
| 207 | CONTROL_REG_GEN_READ(DFSR, c5, 0, c0, 0);
|
|---|
| 208 | CONTROL_REG_GEN_WRITE(DFSR, c5, 0, c0, 0);
|
|---|
| 209 | CONTROL_REG_GEN_READ(IFSR, c5, 0, c0, 1);
|
|---|
| 210 | CONTROL_REG_GEN_WRITE(IFSR, c5, 0, c0, 1);
|
|---|
| 211 |
|
|---|
| 212 | CONTROL_REG_GEN_READ(ADFSR, c5, 0, c1, 0);
|
|---|
| 213 | CONTROL_REG_GEN_WRITE(ADFSR, c5, 0, c1, 0);
|
|---|
| 214 | CONTROL_REG_GEN_READ(AIFSR, c5, 0, c1, 1);
|
|---|
| 215 | CONTROL_REG_GEN_WRITE(AIFSR, c5, 0, c1, 1);
|
|---|
| 216 |
|
|---|
| 217 | CONTROL_REG_GEN_READ(HADFSR, c5, 4, c1, 0);
|
|---|
| 218 | CONTROL_REG_GEN_WRITE(HADFSR, c5, 4, c1, 0);
|
|---|
| 219 | CONTROL_REG_GEN_READ(HAIFSR, c5, 4, c1, 1);
|
|---|
| 220 | CONTROL_REG_GEN_WRITE(HAIFSR, c5, 4, c1, 1);
|
|---|
| 221 | CONTROL_REG_GEN_READ(HSR, c5, 4, c2, 0);
|
|---|
| 222 | CONTROL_REG_GEN_WRITE(HSR, c5, 4, c2, 0);
|
|---|
| 223 |
|
|---|
| 224 | CONTROL_REG_GEN_READ(DFAR, c6, 0, c0, 0);
|
|---|
| 225 | CONTROL_REG_GEN_WRITE(DFAR, c6, 0, c0, 0);
|
|---|
| 226 | CONTROL_REG_GEN_READ(IFAR, c6, 0, c0, 2);
|
|---|
| 227 | CONTROL_REG_GEN_WRITE(IFAR, c6, 0, c0, 2);
|
|---|
| 228 |
|
|---|
| 229 | CONTROL_REG_GEN_READ(HDFAR, c6, 4, c0, 0);
|
|---|
| 230 | CONTROL_REG_GEN_WRITE(HDFAR, c6, 4, c0, 0);
|
|---|
| 231 | CONTROL_REG_GEN_READ(HIFAR, c6, 4, c0, 2);
|
|---|
| 232 | CONTROL_REG_GEN_WRITE(HIFAR, c6, 4, c0, 2);
|
|---|
| 233 | CONTROL_REG_GEN_READ(HPFAR, c6, 4, c0, 4);
|
|---|
| 234 | CONTROL_REG_GEN_WRITE(HPFAR, c6, 4, c0, 4);
|
|---|
| 235 |
|
|---|
| 236 | /* Cache maintenance, address translation and other */
|
|---|
| 237 | CONTROL_REG_GEN_WRITE(WFI, c7, 0, c0, 4); /* armv6 only */
|
|---|
| 238 | CONTROL_REG_GEN_WRITE(ICIALLLUIS, c7, 0, c1, 0);
|
|---|
| 239 | CONTROL_REG_GEN_WRITE(BPIALLIS, c7, 0, c1, 6);
|
|---|
| 240 | CONTROL_REG_GEN_READ(PAR, c7, 0, c4, 0);
|
|---|
| 241 | CONTROL_REG_GEN_WRITE(PAR, c7, 0, c4, 0);
|
|---|
| 242 | CONTROL_REG_GEN_READ(PARH, c7, 0, c7, 0); /* PAE */
|
|---|
| 243 | CONTROL_REG_GEN_WRITE(PARH, c7, 0, c7, 0); /* PAE */
|
|---|
| 244 | CONTROL_REG_GEN_WRITE(ICIALLU, c7, 0, c5, 0);
|
|---|
| 245 | CONTROL_REG_GEN_WRITE(ICIMVAU, c7, 0, c5, 1);
|
|---|
| 246 | CONTROL_REG_GEN_WRITE(CP15ISB, c7, 0, c5, 4);
|
|---|
| 247 | CONTROL_REG_GEN_WRITE(BPIALL, c7, 0, c5, 6);
|
|---|
| 248 | CONTROL_REG_GEN_WRITE(BPIMVA, c7, 0, c5, 7);
|
|---|
| 249 |
|
|---|
| 250 | CONTROL_REG_GEN_WRITE(DCIMVAC, c7, 0, c6, 1);
|
|---|
| 251 | CONTROL_REG_GEN_WRITE(DCIMSW, c7, 0, c6, 2);
|
|---|
| 252 |
|
|---|
| 253 | CONTROL_REG_GEN_WRITE(ATS1CPR, c7, 0, c8, 0);
|
|---|
| 254 | CONTROL_REG_GEN_WRITE(ATS1CPW, c7, 0, c8, 1);
|
|---|
| 255 | CONTROL_REG_GEN_WRITE(ATS1CUR, c7, 0, c8, 2);
|
|---|
| 256 | CONTROL_REG_GEN_WRITE(ATS1CUW, c7, 0, c8, 3);
|
|---|
| 257 | CONTROL_REG_GEN_WRITE(ATS1NSOPR, c7, 0, c8, 4);
|
|---|
| 258 | CONTROL_REG_GEN_WRITE(ATS1NSOPW, c7, 0, c8, 5);
|
|---|
| 259 | CONTROL_REG_GEN_WRITE(ATS1NSOUR, c7, 0, c8, 6);
|
|---|
| 260 | CONTROL_REG_GEN_WRITE(ATS1NSOUW, c7, 0, c8, 7);
|
|---|
| 261 |
|
|---|
| 262 |
|
|---|
| 263 | CONTROL_REG_GEN_WRITE(DCCMVAC, c7, 0, c10, 1);
|
|---|
| 264 | CONTROL_REG_GEN_WRITE(DCCSW, c7, 0, c10, 2);
|
|---|
| 265 | CONTROL_REG_GEN_WRITE(CP15DSB, c7, 0, c10, 4);
|
|---|
| 266 | CONTROL_REG_GEN_WRITE(CP15DMB, c7, 0, c10, 5);
|
|---|
| 267 | CONTROL_REG_GEN_WRITE(DCCMVAU, c7, 0, c11, 1);
|
|---|
| 268 |
|
|---|
| 269 | CONTROL_REG_GEN_WRITE(PFI, c7, 0, c11, 1); /* armv6 only */
|
|---|
| 270 |
|
|---|
| 271 | CONTROL_REG_GEN_WRITE(DCCIMVAC, c7, 0, c14, 1);
|
|---|
| 272 | CONTROL_REG_GEN_WRITE(DCCISW, c7, 0, c14, 2);
|
|---|
| 273 |
|
|---|
| 274 | CONTROL_REG_GEN_WRITE(ATS1HR, c7, 4, c8, 0);
|
|---|
| 275 | CONTROL_REG_GEN_WRITE(ATS1HW, c7, 4, c8, 1);
|
|---|
| 276 |
|
|---|
| 277 | /* TLB maintenance */
|
|---|
| 278 | CONTROL_REG_GEN_WRITE(TLBIALLIS, c8, 0, c3, 0); /* Inner shareable */
|
|---|
| 279 | CONTROL_REG_GEN_WRITE(TLBIMVAIS, c8, 0, c3, 1); /* Inner shareable */
|
|---|
| 280 | CONTROL_REG_GEN_WRITE(TLBIASIDIS, c8, 0, c3, 2); /* Inner shareable */
|
|---|
| 281 | CONTROL_REG_GEN_WRITE(TLBIMVAAIS, c8, 0, c3, 3); /* Inner shareable */
|
|---|
| 282 |
|
|---|
| 283 | CONTROL_REG_GEN_WRITE(ITLBIALL, c8, 0, c5, 0);
|
|---|
| 284 | CONTROL_REG_GEN_WRITE(ITLBIMVA, c8, 0, c5, 1);
|
|---|
| 285 | CONTROL_REG_GEN_WRITE(ITLBIASID, c8, 0, c5, 2);
|
|---|
| 286 |
|
|---|
| 287 | CONTROL_REG_GEN_WRITE(DTLBIALL, c8, 0, c6, 0);
|
|---|
| 288 | CONTROL_REG_GEN_WRITE(DTLBIMVA, c8, 0, c6, 1);
|
|---|
| 289 | CONTROL_REG_GEN_WRITE(DTLBIASID, c8, 0, c6, 2);
|
|---|
| 290 |
|
|---|
| 291 | CONTROL_REG_GEN_WRITE(TLBIALL, c8, 0, c7, 0);
|
|---|
| 292 | CONTROL_REG_GEN_WRITE(TLBIMVA, c8, 0, c7, 1);
|
|---|
| 293 | CONTROL_REG_GEN_WRITE(TLBIASID, c8, 0, c7, 2);
|
|---|
| 294 | CONTROL_REG_GEN_WRITE(TLBIMVAA, c8, 0, c7, 3);
|
|---|
| 295 |
|
|---|
| 296 | CONTROL_REG_GEN_WRITE(TLBIALLHIS, c8, 4, c3, 0); /* Inner shareable */
|
|---|
| 297 | CONTROL_REG_GEN_WRITE(TLBIMVAHIS, c8, 4, c3, 1); /* Inner shareable */
|
|---|
| 298 | CONTROL_REG_GEN_WRITE(TLBIALLNSNHIS, c8, 4, c3, 4); /* Inner shareable */
|
|---|
| 299 |
|
|---|
| 300 | CONTROL_REG_GEN_WRITE(TLBIALLH, c8, 4, c7, 0);
|
|---|
| 301 | CONTROL_REG_GEN_WRITE(TLBIMVAH, c8, 4, c7, 1);
|
|---|
| 302 | CONTROL_REG_GEN_WRITE(TLBIALLNSNHS, c8, 4, c7, 4);
|
|---|
| 303 |
|
|---|
| 304 | /* c9 are reserved */
|
|---|
| 305 |
|
|---|
| 306 | /*c10 has tons of reserved too */
|
|---|
| 307 | CONTROL_REG_GEN_READ(PRRR, c10, 0, c2, 0); /* no PAE */
|
|---|
| 308 | CONTROL_REG_GEN_WRITE(PRRR, c10, 0, c2, 0); /* no PAE */
|
|---|
| 309 | CONTROL_REG_GEN_READ(MAIR0, c10, 0, c2, 0); /* PAE */
|
|---|
| 310 | CONTROL_REG_GEN_WRITE(MAIR0, c10, 0, c2, 0); /* PAE */
|
|---|
| 311 | CONTROL_REG_GEN_READ(NMRR, c10, 0, c2, 1); /* no PAE */
|
|---|
| 312 | CONTROL_REG_GEN_WRITE(NMRR, c10, 0, c2, 1); /* no PAE */
|
|---|
| 313 | CONTROL_REG_GEN_READ(MAIR1, c10, 0, c2, 1); /* PAE */
|
|---|
| 314 | CONTROL_REG_GEN_WRITE(MAIR1, c10, 0, c2, 1); /* PAE */
|
|---|
| 315 |
|
|---|
| 316 | CONTROL_REG_GEN_READ(AMAIR0, c10, 0, c3, 0); /* PAE */
|
|---|
| 317 | CONTROL_REG_GEN_WRITE(AMAIR0, c10, 0, c3, 0); /* PAE */
|
|---|
| 318 | CONTROL_REG_GEN_READ(AMAIR1, c10, 0, c3, 1); /* PAE */
|
|---|
| 319 | CONTROL_REG_GEN_WRITE(AMAIR1, c10, 0, c3, 1); /* PAE */
|
|---|
| 320 |
|
|---|
| 321 | CONTROL_REG_GEN_READ(HMAIR0, c10, 4, c2, 0);
|
|---|
| 322 | CONTROL_REG_GEN_WRITE(HMAIR0, c10, 4, c2, 0);
|
|---|
| 323 | CONTROL_REG_GEN_READ(HMAIR1, c10, 4, c2, 1);
|
|---|
| 324 | CONTROL_REG_GEN_WRITE(HMAIR1, c10, 4, c2, 1);
|
|---|
| 325 |
|
|---|
| 326 | CONTROL_REG_GEN_READ(HAMAIR0, c10, 4, c3, 0);
|
|---|
| 327 | CONTROL_REG_GEN_WRITE(HAMAIR0, c10, 4, c3, 0);
|
|---|
| 328 | CONTROL_REG_GEN_READ(HAMAIR1, c10, 4, c3, 1);
|
|---|
| 329 | CONTROL_REG_GEN_WRITE(HAMAIR1, c10, 4, c3, 1);
|
|---|
| 330 |
|
|---|
| 331 | /* c11 is reserved for TCM and DMA */
|
|---|
| 332 |
|
|---|
| 333 | /* Security extensions */
|
|---|
| 334 | CONTROL_REG_GEN_READ(VBAR, c12, 0, c0, 0);
|
|---|
| 335 | CONTROL_REG_GEN_WRITE(VBAR, c12, 0, c0, 0);
|
|---|
| 336 | CONTROL_REG_GEN_READ(MVBAR, c12, 0, c0, 1);
|
|---|
| 337 | CONTROL_REG_GEN_WRITE(MVBAR, c12, 0, c0, 1);
|
|---|
| 338 |
|
|---|
| 339 | CONTROL_REG_GEN_READ(ISR, c12, 0, c1, 0);
|
|---|
| 340 |
|
|---|
| 341 | CONTROL_REG_GEN_READ(HVBAR, c12, 4, c0, 0);
|
|---|
| 342 | CONTROL_REG_GEN_WRITE(HVBAR, c12, 4, c0, 0);
|
|---|
| 343 |
|
|---|
| 344 | /* Process context and thread id (FCSE) */
|
|---|
| 345 | CONTROL_REG_GEN_READ(FCSEIDR, c13, 0, c0, 0);
|
|---|
| 346 |
|
|---|
| 347 | CONTROL_REG_GEN_READ(CONTEXTIDR, c13, 0, c0, 1);
|
|---|
| 348 | CONTROL_REG_GEN_WRITE(CONTEXTIDR, c13, 0, c0, 1);
|
|---|
| 349 | CONTROL_REG_GEN_READ(TPIDRURW, c13, 0, c0, 2);
|
|---|
| 350 | CONTROL_REG_GEN_WRITE(TPIDRURW, c13, 0, c0, 2);
|
|---|
| 351 | CONTROL_REG_GEN_READ(TPIDRURO, c13, 0, c0, 3);
|
|---|
| 352 | CONTROL_REG_GEN_WRITE(TPIDRURO, c13, 0, c0, 3);
|
|---|
| 353 | CONTROL_REG_GEN_READ(TPIDRPRW, c13, 0, c0, 4);
|
|---|
| 354 | CONTROL_REG_GEN_WRITE(TPIDRPRW, c13, 0, c0, 4);
|
|---|
| 355 |
|
|---|
| 356 | CONTROL_REG_GEN_READ(HTPIDR, c13, 4, c0, 2);
|
|---|
| 357 | CONTROL_REG_GEN_WRITE(HTPIDR, c13, 4, c0, 2);
|
|---|
| 358 |
|
|---|
| 359 | /* Generic Timer Extensions */
|
|---|
| 360 | CONTROL_REG_GEN_READ(CNTFRQ, c14, 0, c0, 0);
|
|---|
| 361 | CONTROL_REG_GEN_WRITE(CNTFRQ, c14, 0, c0, 0);
|
|---|
| 362 | CONTROL_REG_GEN_READ(CNTKCTL, c14, 0, c1, 0);
|
|---|
| 363 | CONTROL_REG_GEN_WRITE(CNTKCTL, c14, 0, c1, 0);
|
|---|
| 364 |
|
|---|
| 365 | CONTROL_REG_GEN_READ(CNTP_TVAL, c14, 0, c2, 0);
|
|---|
| 366 | CONTROL_REG_GEN_WRITE(CNTP_TVAL, c14, 0, c2, 0);
|
|---|
| 367 | CONTROL_REG_GEN_READ(CNTP_CTL, c14, 0, c2, 1);
|
|---|
| 368 | CONTROL_REG_GEN_WRITE(CNTP_CTL, c14, 0, c2, 1);
|
|---|
| 369 |
|
|---|
| 370 | CONTROL_REG_GEN_READ(CNTV_TVAL, c14, 0, c3, 0);
|
|---|
| 371 | CONTROL_REG_GEN_WRITE(CNTV_TVAL, c14, 0, c3, 0);
|
|---|
| 372 | CONTROL_REG_GEN_READ(CNTV_CTL, c14, 0, c3, 1);
|
|---|
| 373 | CONTROL_REG_GEN_WRITE(CNTV_CTL, c14, 0, c3, 1);
|
|---|
| 374 |
|
|---|
| 375 | CONTROL_REG_GEN_READ(CNTHCTL, c14, 4, c1, 0);
|
|---|
| 376 | CONTROL_REG_GEN_WRITE(CNTHCTL, c14, 4, c1, 0);
|
|---|
| 377 |
|
|---|
| 378 | CONTROL_REG_GEN_READ(CNTHP_TVAL, c14, 4, c2, 0);
|
|---|
| 379 | CONTROL_REG_GEN_WRITE(CNTHP_TVAL, c14, 4, c2, 0);
|
|---|
| 380 | CONTROL_REG_GEN_READ(CNTHP_CTL, c14, 4, c2, 1);
|
|---|
| 381 | CONTROL_REG_GEN_WRITE(CNTHP_CTL, c14, 4, c2, 1);
|
|---|
| 382 |
|
|---|
| 383 | #endif
|
|---|
| 384 |
|
|---|
| 385 | /** @}
|
|---|
| 386 | */
|
|---|