source: mainline/kernel/arch/arm32/include/asm.h@ f65b8e0c

lfn serial ticket/834-toolchain-update topic/msim-upgrade topic/simplify-dev-export
Last change on this file since f65b8e0c was f65b8e0c, checked in by Jan Vesely <jano.vesely@…>, 12 years ago

arm32: Make cpu_sleep implementation depend on PROCESSOR macros.

Add note about voluntary CP15 implementation on older arms.
Enable coprocessor sleep on armv6.

  • Property mode set to 100644
File size: 3.5 KB
RevLine 
[d630139]1/*
[6b781c0]2 * Copyright (c) 2007 Michal Kebrt
[d630139]3 * All rights reserved.
4 *
5 * Redistribution and use in source and binary forms, with or without
6 * modification, are permitted provided that the following conditions
7 * are met:
8 *
9 * - Redistributions of source code must retain the above copyright
10 * notice, this list of conditions and the following disclaimer.
11 * - Redistributions in binary form must reproduce the above copyright
12 * notice, this list of conditions and the following disclaimer in the
13 * documentation and/or other materials provided with the distribution.
14 * - The name of the author may not be used to endorse or promote products
15 * derived from this software without specific prior written permission.
16 *
17 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
18 * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
19 * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
20 * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
21 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
22 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
23 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
24 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
25 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
26 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
27 */
28
[e762b43]29/** @addtogroup arm32
[d630139]30 * @{
31 */
[e762b43]32/** @file
[6b781c0]33 * @brief Declarations of functions implemented in assembly.
[d630139]34 */
35
36#ifndef KERN_arm32_ASM_H_
37#define KERN_arm32_ASM_H_
38
[c22e964]39#include <typedefs.h>
[6b781c0]40#include <arch/stack.h>
41#include <config.h>
42#include <arch/interrupt.h>
[7a0359b]43#include <trace.h>
[d630139]44
[ea106a6]45/** No such instruction on old ARM to sleep CPU.
[7c13c55]46 *
[ea106a6]47 * ARMv7 introduced wait for event and wait for interrupt (wfe/wfi).
[3896974]48 * ARM920T has custom coprocessor action to do the same. See ARM920T Technical
49 * Reference Manual ch 4.9 p. 4-23 (103 in the PDF)
[26e550c2]50 * ARM926EJ-S uses the same coprocessor instruction as ARM920T. See ARM926EJ-S
51 * chapter 2.3.8 p.2-22 (52 in the PDF)
[f65b8e0c]52 *
53 * @note Although mcr p15, 0, R0, c7, c0, 4 is defined in ARM Architecture
54 * reference manual for armv4/5 CP15 implementation is mandatory only for
55 * armv6+.
[7c13c55]56 */
[7a0359b]57NO_TRACE static inline void cpu_sleep(void)
[d630139]58{
[5d9e36b]59#ifdef PROCESSOR_ARCH_armv7_a
[f65b8e0c]60 asm volatile ( "wfe" );
61#elif defined(PROCESSOR_ARCH_armv6) | defined(PROCESSOR_arm926ej_s) | defined(PROCESSOR_arm920t)
62 asm volatile ( "mcr p15, 0, R0, c7, c0, 4" );
[7c13c55]63#endif
[d630139]64}
65
[7a0359b]66NO_TRACE static inline void pio_write_8(ioport8_t *port, uint8_t v)
[6da1013f]67{
[1e23e16]68 *port = v;
69}
70
[7a0359b]71NO_TRACE static inline void pio_write_16(ioport16_t *port, uint16_t v)
[1e23e16]72{
73 *port = v;
74}
75
[7a0359b]76NO_TRACE static inline void pio_write_32(ioport32_t *port, uint32_t v)
[1e23e16]77{
78 *port = v;
[6da1013f]79}
80
[7a0359b]81NO_TRACE static inline uint8_t pio_read_8(ioport8_t *port)
[6da1013f]82{
[1e23e16]83 return *port;
84}
85
[7a0359b]86NO_TRACE static inline uint16_t pio_read_16(ioport16_t *port)
[1e23e16]87{
88 return *port;
89}
90
[7a0359b]91NO_TRACE static inline uint32_t pio_read_32(ioport32_t *port)
[1e23e16]92{
93 return *port;
[6da1013f]94}
95
[6b781c0]96/** Return base address of current stack.
[e762b43]97 *
[d630139]98 * Return the base address of the current stack.
99 * The stack is assumed to be STACK_SIZE bytes long.
100 * The stack must start on page boundary.
[e762b43]101 *
[d630139]102 */
[7a0359b]103NO_TRACE static inline uintptr_t get_stack_base(void)
[d630139]104{
[6b781c0]105 uintptr_t v;
[7a0359b]106
[6b781c0]107 asm volatile (
[e762b43]108 "and %[v], sp, %[size]\n"
109 : [v] "=r" (v)
110 : [size] "r" (~(STACK_SIZE - 1))
[6b781c0]111 );
[7a0359b]112
[6b781c0]113 return v;
[d630139]114}
115
[82474ef]116extern void cpu_halt(void) __attribute__((noreturn));
[d630139]117extern void asm_delay_loop(uint32_t t);
118extern void userspace_asm(uintptr_t ustack, uintptr_t uspace_uarg,
119 uintptr_t entry);
120
121#endif
122
123/** @}
124 */
Note: See TracBrowser for help on using the repository browser.