[89344d85] | 1 | /*
|
---|
[df4ed85] | 2 | * Copyright (c) 2001-2004 Jakub Jermar
|
---|
[89344d85] | 3 | * All rights reserved.
|
---|
| 4 | *
|
---|
| 5 | * Redistribution and use in source and binary forms, with or without
|
---|
| 6 | * modification, are permitted provided that the following conditions
|
---|
| 7 | * are met:
|
---|
| 8 | *
|
---|
| 9 | * - Redistributions of source code must retain the above copyright
|
---|
| 10 | * notice, this list of conditions and the following disclaimer.
|
---|
| 11 | * - Redistributions in binary form must reproduce the above copyright
|
---|
| 12 | * notice, this list of conditions and the following disclaimer in the
|
---|
| 13 | * documentation and/or other materials provided with the distribution.
|
---|
| 14 | * - The name of the author may not be used to endorse or promote products
|
---|
| 15 | * derived from this software without specific prior written permission.
|
---|
| 16 | *
|
---|
| 17 | * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
|
---|
| 18 | * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
|
---|
| 19 | * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
|
---|
| 20 | * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
|
---|
| 21 | * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
|
---|
| 22 | * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
|
---|
| 23 | * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
|
---|
| 24 | * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
|
---|
| 25 | * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
|
---|
| 26 | * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
|
---|
| 27 | */
|
---|
| 28 |
|
---|
[1bb2e7a] | 29 | /** @addtogroup amd64
|
---|
[b45c443] | 30 | * @{
|
---|
| 31 | */
|
---|
| 32 | /** @file
|
---|
| 33 | */
|
---|
| 34 |
|
---|
[b3f8fb7] | 35 | #include <cpu.h>
|
---|
[89344d85] | 36 | #include <arch/cpu.h>
|
---|
| 37 | #include <arch/cpuid.h>
|
---|
| 38 | #include <arch/pm.h>
|
---|
| 39 |
|
---|
| 40 | #include <arch.h>
|
---|
[d99c1d2] | 41 | #include <typedefs.h>
|
---|
[89344d85] | 42 | #include <print.h>
|
---|
[1084a784] | 43 | #include <fpu_context.h>
|
---|
[89344d85] | 44 |
|
---|
| 45 | /*
|
---|
| 46 | * Identification of CPUs.
|
---|
| 47 | * Contains only non-MP-Specification specific SMP code.
|
---|
| 48 | */
|
---|
[dc0b964] | 49 | #define AMD_CPUID_EBX UINT32_C(0x68747541)
|
---|
| 50 | #define AMD_CPUID_ECX UINT32_C(0x444d4163)
|
---|
| 51 | #define AMD_CPUID_EDX UINT32_C(0x69746e65)
|
---|
[89344d85] | 52 |
|
---|
[dc0b964] | 53 | #define INTEL_CPUID_EBX UINT32_C(0x756e6547)
|
---|
| 54 | #define INTEL_CPUID_ECX UINT32_C(0x6c65746e)
|
---|
| 55 | #define INTEL_CPUID_EDX UINT32_C(0x49656e69)
|
---|
[89344d85] | 56 |
|
---|
| 57 | enum vendor {
|
---|
[b3f8fb7] | 58 | VendorUnknown = 0,
|
---|
[89344d85] | 59 | VendorAMD,
|
---|
| 60 | VendorIntel
|
---|
| 61 | };
|
---|
| 62 |
|
---|
[a000878c] | 63 | static const char *vendor_str[] = {
|
---|
[89344d85] | 64 | "Unknown Vendor",
|
---|
| 65 | "AuthenticAMD",
|
---|
| 66 | "GenuineIntel"
|
---|
| 67 | };
|
---|
| 68 |
|
---|
[3396f59] | 69 |
|
---|
| 70 | /** Setup flags on processor so that we can use the FPU
|
---|
| 71 | *
|
---|
| 72 | * cr0.osfxsr = 1 -> we do support fxstor/fxrestor
|
---|
| 73 | * cr0.em = 0 -> we do not emulate coprocessor
|
---|
| 74 | * cr0.mp = 1 -> we do want lazy context switch
|
---|
| 75 | */
|
---|
| 76 | void cpu_setup_fpu(void)
|
---|
| 77 | {
|
---|
[e7b7be3f] | 78 | asm volatile (
|
---|
[f24d300] | 79 | "movq %%cr0, %%rax\n"
|
---|
| 80 | "btsq $1, %%rax\n" /* cr0.mp */
|
---|
| 81 | "btrq $2, %%rax\n" /* cr0.em */
|
---|
| 82 | "movq %%rax, %%cr0\n"
|
---|
| 83 |
|
---|
| 84 | "movq %%cr4, %%rax\n"
|
---|
| 85 | "bts $9, %%rax\n" /* cr4.osfxsr */
|
---|
| 86 | "movq %%rax, %%cr4\n"
|
---|
| 87 | ::: "%rax"
|
---|
| 88 | );
|
---|
[3396f59] | 89 | }
|
---|
| 90 |
|
---|
[f24d300] | 91 | /** Set the TS flag to 1.
|
---|
[3396f59] | 92 | *
|
---|
| 93 | * If a thread accesses coprocessor, exception is run, which
|
---|
| 94 | * does a lazy fpu context switch.
|
---|
| 95 | *
|
---|
| 96 | */
|
---|
[b49f4ae] | 97 | void fpu_disable(void)
|
---|
[89344d85] | 98 | {
|
---|
[f24d300] | 99 | asm volatile (
|
---|
| 100 | "mov %%cr0, %%rax\n"
|
---|
| 101 | "bts $3, %%rax\n"
|
---|
| 102 | "mov %%rax, %%cr0\n"
|
---|
| 103 | ::: "%rax"
|
---|
| 104 | );
|
---|
[89344d85] | 105 | }
|
---|
| 106 |
|
---|
[b49f4ae] | 107 | void fpu_enable(void)
|
---|
[89344d85] | 108 | {
|
---|
[f24d300] | 109 | asm volatile (
|
---|
| 110 | "mov %%cr0, %%rax\n"
|
---|
| 111 | "btr $3, %%rax\n"
|
---|
| 112 | "mov %%rax, %%cr0\n"
|
---|
| 113 | ::: "%rax"
|
---|
| 114 | );
|
---|
[e515167d] | 115 | }
|
---|
| 116 |
|
---|
| 117 | void cpu_arch_init(void)
|
---|
| 118 | {
|
---|
| 119 | CPU->arch.tss = tss_p;
|
---|
[20b8bf3] | 120 | CPU->arch.tss->iomap_base = &CPU->arch.tss->iomap[0] -
|
---|
| 121 | ((uint8_t *) CPU->arch.tss);
|
---|
[39cea6a] | 122 | CPU->fpu_owner = NULL;
|
---|
[e515167d] | 123 | }
|
---|
| 124 |
|
---|
| 125 | void cpu_identify(void)
|
---|
| 126 | {
|
---|
| 127 | cpu_info_t info;
|
---|
[2ddcc7b] | 128 |
|
---|
[e515167d] | 129 | CPU->arch.vendor = VendorUnknown;
|
---|
| 130 | if (has_cpuid()) {
|
---|
[33eb919] | 131 | cpuid(INTEL_CPUID_LEVEL, &info);
|
---|
[2ddcc7b] | 132 |
|
---|
[e515167d] | 133 | /*
|
---|
| 134 | * Check for AMD processor.
|
---|
| 135 | */
|
---|
[2ddcc7b] | 136 | if ((info.cpuid_ebx == AMD_CPUID_EBX) &&
|
---|
| 137 | (info.cpuid_ecx == AMD_CPUID_ECX) &&
|
---|
| 138 | (info.cpuid_edx == AMD_CPUID_EDX)) {
|
---|
[e515167d] | 139 | CPU->arch.vendor = VendorAMD;
|
---|
| 140 | }
|
---|
[2ddcc7b] | 141 |
|
---|
[e515167d] | 142 | /*
|
---|
| 143 | * Check for Intel processor.
|
---|
[2ddcc7b] | 144 | */
|
---|
| 145 | if ((info.cpuid_ebx == INTEL_CPUID_EBX) &&
|
---|
| 146 | (info.cpuid_ecx == INTEL_CPUID_ECX) &&
|
---|
| 147 | (info.cpuid_edx == INTEL_CPUID_EDX)) {
|
---|
[e515167d] | 148 | CPU->arch.vendor = VendorIntel;
|
---|
| 149 | }
|
---|
[2ddcc7b] | 150 |
|
---|
[33eb919] | 151 | cpuid(INTEL_CPUID_STANDARD, &info);
|
---|
[20b8bf3] | 152 | CPU->arch.family = (info.cpuid_eax >> 8) & 0xf;
|
---|
| 153 | CPU->arch.model = (info.cpuid_eax >> 4) & 0xf;
|
---|
[2ddcc7b] | 154 | CPU->arch.stepping = (info.cpuid_eax >> 0) & 0xf;
|
---|
[e515167d] | 155 | }
|
---|
| 156 | }
|
---|
| 157 |
|
---|
| 158 | void cpu_print_report(cpu_t* m)
|
---|
| 159 | {
|
---|
[49e6c6b4] | 160 | printf("cpu%d: (%s family=%d model=%d stepping=%d apicid=%u) %dMHz\n",
|
---|
[20b8bf3] | 161 | m->id, vendor_str[m->arch.vendor], m->arch.family, m->arch.model,
|
---|
[49e6c6b4] | 162 | m->arch.stepping, m->arch.id, m->frequency_mhz);
|
---|
[89344d85] | 163 | }
|
---|
[b45c443] | 164 |
|
---|
[1bb2e7a] | 165 | /** @}
|
---|
[b45c443] | 166 | */
|
---|