[89344d85] | 1 | /*
|
---|
[df4ed85] | 2 | * Copyright (c) 2001-2004 Jakub Jermar
|
---|
[89344d85] | 3 | * All rights reserved.
|
---|
| 4 | *
|
---|
| 5 | * Redistribution and use in source and binary forms, with or without
|
---|
| 6 | * modification, are permitted provided that the following conditions
|
---|
| 7 | * are met:
|
---|
| 8 | *
|
---|
| 9 | * - Redistributions of source code must retain the above copyright
|
---|
| 10 | * notice, this list of conditions and the following disclaimer.
|
---|
| 11 | * - Redistributions in binary form must reproduce the above copyright
|
---|
| 12 | * notice, this list of conditions and the following disclaimer in the
|
---|
| 13 | * documentation and/or other materials provided with the distribution.
|
---|
| 14 | * - The name of the author may not be used to endorse or promote products
|
---|
| 15 | * derived from this software without specific prior written permission.
|
---|
| 16 | *
|
---|
| 17 | * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
|
---|
| 18 | * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
|
---|
| 19 | * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
|
---|
| 20 | * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
|
---|
| 21 | * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
|
---|
| 22 | * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
|
---|
| 23 | * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
|
---|
| 24 | * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
|
---|
| 25 | * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
|
---|
| 26 | * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
|
---|
| 27 | */
|
---|
| 28 |
|
---|
[1bb2e7a] | 29 | /** @addtogroup amd64
|
---|
[b45c443] | 30 | * @{
|
---|
| 31 | */
|
---|
| 32 | /** @file
|
---|
| 33 | */
|
---|
| 34 |
|
---|
[b3f8fb7] | 35 | #include <cpu.h>
|
---|
[89344d85] | 36 | #include <arch/cpu.h>
|
---|
| 37 | #include <arch/cpuid.h>
|
---|
| 38 | #include <arch/pm.h>
|
---|
| 39 |
|
---|
| 40 | #include <arch.h>
|
---|
| 41 | #include <print.h>
|
---|
[1084a784] | 42 | #include <fpu_context.h>
|
---|
[89344d85] | 43 |
|
---|
| 44 | /*
|
---|
| 45 | * Identification of CPUs.
|
---|
| 46 | * Contains only non-MP-Specification specific SMP code.
|
---|
| 47 | */
|
---|
[dc0b964] | 48 | #define AMD_CPUID_EBX UINT32_C(0x68747541)
|
---|
| 49 | #define AMD_CPUID_ECX UINT32_C(0x444d4163)
|
---|
| 50 | #define AMD_CPUID_EDX UINT32_C(0x69746e65)
|
---|
[89344d85] | 51 |
|
---|
[dc0b964] | 52 | #define INTEL_CPUID_EBX UINT32_C(0x756e6547)
|
---|
| 53 | #define INTEL_CPUID_ECX UINT32_C(0x6c65746e)
|
---|
| 54 | #define INTEL_CPUID_EDX UINT32_C(0x49656e69)
|
---|
[89344d85] | 55 |
|
---|
| 56 | enum vendor {
|
---|
[b3f8fb7] | 57 | VendorUnknown = 0,
|
---|
[89344d85] | 58 | VendorAMD,
|
---|
| 59 | VendorIntel
|
---|
| 60 | };
|
---|
| 61 |
|
---|
[a000878c] | 62 | static const char *vendor_str[] = {
|
---|
[89344d85] | 63 | "Unknown Vendor",
|
---|
| 64 | "AuthenticAMD",
|
---|
| 65 | "GenuineIntel"
|
---|
| 66 | };
|
---|
| 67 |
|
---|
[3396f59] | 68 | /** Setup flags on processor so that we can use the FPU
|
---|
| 69 | *
|
---|
| 70 | * cr0.osfxsr = 1 -> we do support fxstor/fxrestor
|
---|
| 71 | * cr0.em = 0 -> we do not emulate coprocessor
|
---|
| 72 | * cr0.mp = 1 -> we do want lazy context switch
|
---|
| 73 | */
|
---|
| 74 | void cpu_setup_fpu(void)
|
---|
| 75 | {
|
---|
[811770c] | 76 | write_cr0((read_cr0() & ~CR0_EM) | CR0_MP);
|
---|
| 77 | write_cr4(read_cr4() | CR4_OSFXSR);
|
---|
[3396f59] | 78 | }
|
---|
| 79 |
|
---|
[f24d300] | 80 | /** Set the TS flag to 1.
|
---|
[3396f59] | 81 | *
|
---|
[1b20da0] | 82 | * If a thread accesses coprocessor, exception is run, which
|
---|
[3396f59] | 83 | * does a lazy fpu context switch.
|
---|
| 84 | *
|
---|
| 85 | */
|
---|
[b49f4ae] | 86 | void fpu_disable(void)
|
---|
[89344d85] | 87 | {
|
---|
[811770c] | 88 | write_cr0(read_cr0() | CR0_TS);
|
---|
[89344d85] | 89 | }
|
---|
| 90 |
|
---|
[b49f4ae] | 91 | void fpu_enable(void)
|
---|
[89344d85] | 92 | {
|
---|
[811770c] | 93 | write_cr0(read_cr0() & ~CR0_TS);
|
---|
[e515167d] | 94 | }
|
---|
| 95 |
|
---|
| 96 | void cpu_arch_init(void)
|
---|
| 97 | {
|
---|
| 98 | CPU->arch.tss = tss_p;
|
---|
[20b8bf3] | 99 | CPU->arch.tss->iomap_base = &CPU->arch.tss->iomap[0] -
|
---|
| 100 | ((uint8_t *) CPU->arch.tss);
|
---|
[39cea6a] | 101 | CPU->fpu_owner = NULL;
|
---|
[e515167d] | 102 | }
|
---|
| 103 |
|
---|
| 104 | void cpu_identify(void)
|
---|
| 105 | {
|
---|
| 106 | cpu_info_t info;
|
---|
[a35b458] | 107 |
|
---|
[e515167d] | 108 | CPU->arch.vendor = VendorUnknown;
|
---|
| 109 | if (has_cpuid()) {
|
---|
[33eb919] | 110 | cpuid(INTEL_CPUID_LEVEL, &info);
|
---|
[a35b458] | 111 |
|
---|
[e515167d] | 112 | /*
|
---|
| 113 | * Check for AMD processor.
|
---|
| 114 | */
|
---|
[2ddcc7b] | 115 | if ((info.cpuid_ebx == AMD_CPUID_EBX) &&
|
---|
| 116 | (info.cpuid_ecx == AMD_CPUID_ECX) &&
|
---|
| 117 | (info.cpuid_edx == AMD_CPUID_EDX)) {
|
---|
[e515167d] | 118 | CPU->arch.vendor = VendorAMD;
|
---|
| 119 | }
|
---|
[a35b458] | 120 |
|
---|
[e515167d] | 121 | /*
|
---|
| 122 | * Check for Intel processor.
|
---|
[2ddcc7b] | 123 | */
|
---|
| 124 | if ((info.cpuid_ebx == INTEL_CPUID_EBX) &&
|
---|
| 125 | (info.cpuid_ecx == INTEL_CPUID_ECX) &&
|
---|
| 126 | (info.cpuid_edx == INTEL_CPUID_EDX)) {
|
---|
[e515167d] | 127 | CPU->arch.vendor = VendorIntel;
|
---|
| 128 | }
|
---|
[a35b458] | 129 |
|
---|
[33eb919] | 130 | cpuid(INTEL_CPUID_STANDARD, &info);
|
---|
[20b8bf3] | 131 | CPU->arch.family = (info.cpuid_eax >> 8) & 0xf;
|
---|
| 132 | CPU->arch.model = (info.cpuid_eax >> 4) & 0xf;
|
---|
[2ddcc7b] | 133 | CPU->arch.stepping = (info.cpuid_eax >> 0) & 0xf;
|
---|
[e515167d] | 134 | }
|
---|
| 135 | }
|
---|
| 136 |
|
---|
[1433ecda] | 137 | void cpu_print_report(cpu_t *m)
|
---|
[e515167d] | 138 | {
|
---|
[49e6c6b4] | 139 | printf("cpu%d: (%s family=%d model=%d stepping=%d apicid=%u) %dMHz\n",
|
---|
[20b8bf3] | 140 | m->id, vendor_str[m->arch.vendor], m->arch.family, m->arch.model,
|
---|
[49e6c6b4] | 141 | m->arch.stepping, m->arch.id, m->frequency_mhz);
|
---|
[89344d85] | 142 | }
|
---|
[b45c443] | 143 |
|
---|
[1bb2e7a] | 144 | /** @}
|
---|
[b45c443] | 145 | */
|
---|