source: mainline/kernel/arch/amd64/src/amd64.c@ 3a2f8aa

lfn serial ticket/834-toolchain-update topic/msim-upgrade topic/simplify-dev-export
Last change on this file since 3a2f8aa was 3a2f8aa, checked in by Jiri Svoboda <jiri@…>, 15 years ago

ADB driver for userspace, ADB keyboard support.

  • Property mode set to 100644
File size: 6.6 KB
RevLine 
[b9e97fb]1/*
[df4ed85]2 * Copyright (c) 2005 Ondrej Palkovsky
[b9e97fb]3 * All rights reserved.
4 *
5 * Redistribution and use in source and binary forms, with or without
6 * modification, are permitted provided that the following conditions
7 * are met:
8 *
9 * - Redistributions of source code must retain the above copyright
10 * notice, this list of conditions and the following disclaimer.
11 * - Redistributions in binary form must reproduce the above copyright
12 * notice, this list of conditions and the following disclaimer in the
13 * documentation and/or other materials provided with the distribution.
14 * - The name of the author may not be used to endorse or promote products
15 * derived from this software without specific prior written permission.
16 *
17 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
18 * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
19 * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
20 * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
21 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
22 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
23 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
24 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
25 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
26 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
27 */
28
[287920f]29/** @addtogroup amd64
[b45c443]30 * @{
31 */
32/** @file
33 */
34
[b9e97fb]35#include <arch.h>
36
37#include <arch/types.h>
38
39#include <config.h>
40
[281b607]41#include <proc/thread.h>
[5d8d71e]42#include <genarch/multiboot/multiboot.h>
[91825d90]43#include <genarch/drivers/legacy/ia32/io.h>
[f245145]44#include <genarch/drivers/ega/ega.h>
[80d31883]45#include <arch/drivers/vesa.h>
[411b6a6]46#include <genarch/drivers/i8042/i8042.h>
47#include <genarch/kbrd/kbrd.h>
[80d31883]48#include <arch/drivers/i8254.h>
49#include <arch/drivers/i8259.h>
[5d8d71e]50#include <arch/boot/boot.h>
[b9e97fb]51
[26678e5]52#ifdef CONFIG_SMP
53#include <arch/smp/apic.h>
54#endif
55
[b9e97fb]56#include <arch/bios/bios.h>
[89344d85]57#include <arch/cpu.h>
58#include <print.h>
59#include <arch/cpuid.h>
[e16e036a]60#include <genarch/acpi/acpi.h>
[3396f59]61#include <panic.h>
[fcfac420]62#include <interrupt.h>
[dd4d6b0]63#include <arch/syscall.h>
[4e49572]64#include <arch/debugger.h>
[281b607]65#include <syscall/syscall.h>
[41d33ac]66#include <console/console.h>
[8607db8]67#include <ddi/irq.h>
[4c7257b]68#include <sysinfo/sysinfo.h>
[41df2827]69#include <memstr.h>
[281b607]70
[49a39c2]71/** Disable I/O on non-privileged levels
72 *
73 * Clean IOPL(12,13) and NT(14) flags in EFLAGS register
74 */
75static void clean_IOPL_NT_flags(void)
76{
[f24d300]77 asm volatile (
[4cc2ddd]78 "pushfq\n"
79 "pop %%rax\n"
80 "and $~(0x7000), %%rax\n"
81 "pushq %%rax\n"
82 "popfq\n"
[f24d300]83 ::: "%rax"
[49a39c2]84 );
85}
86
87/** Disable alignment check
88 *
89 * Clean AM(18) flag in CR0 register
90 */
91static void clean_AM_flag(void)
92{
[f24d300]93 asm volatile (
[4cc2ddd]94 "mov %%cr0, %%rax\n"
95 "and $~(0x40000), %%rax\n"
96 "mov %%rax, %%cr0\n"
[f24d300]97 ::: "%rax"
[49a39c2]98 );
99}
100
[5d8d71e]101/** Perform amd64-specific initialization before main_bsp() is called.
102 *
103 * @param signature Should contain the multiboot signature.
104 * @param mi Pointer to the multiboot information structure.
105 */
106void arch_pre_main(uint32_t signature, const multiboot_info_t *mi)
107{
108 /* Parse multiboot information obtained from the bootloader. */
109 multiboot_info_parse(signature, mi);
110
111#ifdef CONFIG_SMP
112 /* Copy AP bootstrap routines below 1 MB. */
113 memcpy((void *) AP_BOOT_OFFSET, (void *) BOOT_OFFSET,
114 (size_t) &_hardcoded_unmapped_size);
115#endif
116}
117
[b9e97fb]118void arch_pre_mm_init(void)
119{
[4fb6bf36]120 /* Enable no-execute pages */
[89344d85]121 set_efer_flag(AMD_NXE_FLAG);
[3396f59]122 /* Enable FPU */
123 cpu_setup_fpu();
[dd4d6b0]124
[49a39c2]125 /* Initialize segmentation */
[b9e97fb]126 pm_init();
[4fb6bf36]127
128 /* Disable I/O on nonprivileged levels
129 * clear the NT (nested-thread) flag
[49a39c2]130 */
131 clean_IOPL_NT_flags();
132 /* Disable alignment check */
133 clean_AM_flag();
134
[b9e97fb]135 if (config.cpu_active == 1) {
[8607db8]136 interrupt_init();
[b9e97fb]137 bios_init();
[8607db8]138
139 /* PIC */
140 i8259_init();
[b9e97fb]141 }
142}
143
[4cc2ddd]144
[b9e97fb]145void arch_post_mm_init(void)
146{
147 if (config.cpu_active == 1) {
[8607db8]148 /* Initialize IRQ routing */
149 irq_init(IRQ_COUNT, IRQ_COUNT);
150
151 /* hard clock */
152 i8254_init();
[ec944b1]153
[a71c158]154#if (defined(CONFIG_FB) || defined(CONFIG_EGA))
155 bool vesa = false;
156#endif
157
[de07bcf]158#ifdef CONFIG_FB
[a71c158]159 vesa = vesa_init();
[de07bcf]160#endif
[a71c158]161
[ec944b1]162#ifdef CONFIG_EGA
[a71c158]163 if (!vesa) {
164 outdev_t *egadev = ega_init(EGA_BASE, EGA_VIDEORAM);
165 if (egadev)
166 stdout_wire(egadev);
167 }
[ec944b1]168#endif
[8607db8]169
[4e49572]170 /* Enable debugger */
171 debugger_init();
[381465e]172 /* Merge all memory zones to 1 big zone */
173 zone_merge_all();
[b9e97fb]174 }
[4cc2ddd]175
[dd4d6b0]176 /* Setup fast SYSCALL/SYSRET */
177 syscall_setup_cpu();
[b9e97fb]178}
[7df54df]179
[26678e5]180void arch_post_cpu_init()
181{
182#ifdef CONFIG_SMP
183 if (config.cpu_active > 1) {
184 l_apic_init();
185 l_apic_debug();
186 }
187#endif
188}
189
[7453929]190void arch_pre_smp_init(void)
[7df54df]191{
192 if (config.cpu_active == 1) {
[0b5f9fa]193#ifdef CONFIG_SMP
[7df54df]194 acpi_init();
[0b5f9fa]195#endif /* CONFIG_SMP */
[7df54df]196 }
197}
198
[7453929]199void arch_post_smp_init(void)
200{
[4df7d3a]201#ifdef CONFIG_PC_KBD
202 /*
203 * Initialize the i8042 controller. Then initialize the keyboard
204 * module and connect it to i8042. Enable keyboard interrupts.
205 */
[c2417bc]206 i8042_instance_t *i8042_instance = i8042_init((i8042_t *) I8042_BASE, IRQ_KBD);
207 if (i8042_instance) {
208 kbrd_instance_t *kbrd_instance = kbrd_init();
209 if (kbrd_instance) {
210 indev_t *sink = stdin_wire();
211 indev_t *kbrd = kbrd_wire(kbrd_instance, sink);
212 i8042_wire(i8042_instance, kbrd);
213 trap_virtual_enable_irqs(1 << IRQ_KBD);
[385a3d6]214 trap_virtual_enable_irqs(1 << IRQ_MOUSE);
[c2417bc]215 }
[4df7d3a]216 }
217
[4c7257b]218 /*
219 * This is the necessary evil until the userspace driver is entirely
220 * self-sufficient.
221 */
[385a3d6]222 sysinfo_set_item_val("i8042", NULL, true);
223 sysinfo_set_item_val("i8042.inr_a", NULL, IRQ_KBD);
224 sysinfo_set_item_val("i8042.inr_b", NULL, IRQ_MOUSE);
225 sysinfo_set_item_val("i8042.address.physical", NULL,
[ff685c9]226 (uintptr_t) I8042_BASE);
[385a3d6]227 sysinfo_set_item_val("i8042.address.kernel", NULL,
[ff685c9]228 (uintptr_t) I8042_BASE);
[4df7d3a]229#endif
[7453929]230}
231
[7df54df]232void calibrate_delay_loop(void)
233{
234 i8254_calibrate_delay_loop();
[8607db8]235 if (config.cpu_active == 1) {
236 /*
237 * This has to be done only on UP.
238 * On SMP, i8254 is not used for time keeping and its interrupt pin remains masked.
239 */
240 i8254_normal_operation();
241 }
[7df54df]242}
[281b607]243
[e1be3b6]244/** Set thread-local-storage pointer
[281b607]245 *
246 * TLS pointer is set in FS register. Unfortunately the 64-bit
247 * part can be set only in CPL0 mode.
248 *
[e1be3b6]249 * The specs say, that on %fs:0 there is stored contents of %fs register,
[281b607]250 * we need not to go to CPL0 to read it.
251 */
[7f1c620]252unative_t sys_tls_set(unative_t addr)
[281b607]253{
[a6d4ceb]254 THREAD->arch.tls = addr;
[281b607]255 write_msr(AMD_MSR_FS, addr);
256 return 0;
257}
[41d33ac]258
[6da1013f]259/** Construct function pointer
260 *
261 * @param fptr function pointer structure
262 * @param addr function address
263 * @param caller calling function address
264 *
265 * @return address of the function pointer
266 *
267 */
268void *arch_construct_function(fncptr_t *fptr, void *addr, void *caller)
269{
270 return addr;
271}
272
[149d14e5]273void arch_reboot(void)
274{
275#ifdef CONFIG_PC_KBD
276 i8042_cpu_reset((i8042_t *) I8042_BASE);
277#endif
278}
279
[3a2f8aa]280void irq_initialize_arch(irq_t *irq)
281{
282 (void) irq;
283}
284
[287920f]285/** @}
[b45c443]286 */
Note: See TracBrowser for help on using the repository browser.