source: mainline/kernel/arch/abs32le/include/barrier.h@ 0eda6e09

lfn serial ticket/834-toolchain-update topic/msim-upgrade topic/simplify-dev-export
Last change on this file since 0eda6e09 was 50fda24, checked in by Martin Decky <martin@…>, 16 years ago

add Abstract32 Little Endian architecture (abs32le)

the purpose of this special architecture is code verification and checking
(some tools cannot parse code with platform specific constructs or assembler),
it can be also used as a simple description of arch/genarch/generic kernel
interface and a starting point for new ports

(still work-in-progress: kernel compiles, but does not link due to several
missing symbols)

  • Property mode set to 100644
File size: 3.4 KB
Line 
1/*
2 * Copyright (c) 2005 Jakub Jermar
3 * All rights reserved.
4 *
5 * Redistribution and use in source and binary forms, with or without
6 * modification, are permitted provided that the following conditions
7 * are met:
8 *
9 * - Redistributions of source code must retain the above copyright
10 * notice, this list of conditions and the following disclaimer.
11 * - Redistributions in binary form must reproduce the above copyright
12 * notice, this list of conditions and the following disclaimer in the
13 * documentation and/or other materials provided with the distribution.
14 * - The name of the author may not be used to endorse or promote products
15 * derived from this software without specific prior written permission.
16 *
17 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
18 * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
19 * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
20 * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
21 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
22 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
23 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
24 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
25 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
26 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
27 */
28
29/** @addtogroup ia32
30 * @{
31 */
32/** @file
33 */
34
35#ifndef KERN_ia32_BARRIER_H_
36#define KERN_ia32_BARRIER_H_
37
38/*
39 * NOTE:
40 * No barriers for critical section (i.e. spinlock) on IA-32 are needed:
41 * - spinlock_lock() and spinlock_trylock() use serializing XCHG instruction
42 * - writes cannot pass reads on IA-32 => spinlock_unlock() needs no barriers
43 */
44
45/*
46 * Provisions are made to prevent compiler from reordering instructions itself.
47 */
48
49#define CS_ENTER_BARRIER() asm volatile ("" ::: "memory")
50#define CS_LEAVE_BARRIER() asm volatile ("" ::: "memory")
51
52static inline void cpuid_serialization(void)
53{
54 asm volatile (
55 "xorl %%eax, %%eax\n"
56 "cpuid\n"
57 ::: "eax", "ebx", "ecx", "edx", "memory"
58 );
59}
60
61#if defined(CONFIG_FENCES_P4)
62 #define memory_barrier() asm volatile ("mfence\n" ::: "memory")
63 #define read_barrier() asm volatile ("lfence\n" ::: "memory")
64 #ifdef CONFIG_WEAK_MEMORY
65 #define write_barrier() asm volatile ("sfence\n" ::: "memory")
66 #else
67 #define write_barrier() asm volatile ("" ::: "memory");
68 #endif
69#elif defined(CONFIG_FENCES_P3)
70 #define memory_barrier() cpuid_serialization()
71 #define read_barrier() cpuid_serialization()
72 #ifdef CONFIG_WEAK_MEMORY
73 #define write_barrier() asm volatile ("sfence\n" ::: "memory")
74 #else
75 #define write_barrier() asm volatile ("" ::: "memory");
76 #endif
77#else
78 #define memory_barrier() cpuid_serialization()
79 #define read_barrier() cpuid_serialization()
80 #ifdef CONFIG_WEAK_MEMORY
81 #define write_barrier() cpuid_serialization()
82 #else
83 #define write_barrier() asm volatile ("" ::: "memory");
84 #endif
85#endif
86
87/*
88 * On ia32, the hardware takes care about instruction and data cache coherence,
89 * even on SMP systems. We issue a write barrier to be sure that writes
90 * queueing in the store buffer drain to the memory (even though it would be
91 * sufficient for them to drain to the D-cache).
92 */
93#define smc_coherence(a) write_barrier()
94#define smc_coherence_block(a, l) write_barrier()
95
96#endif
97
98/** @}
99 */
Note: See TracBrowser for help on using the repository browser.