[032a9b3] | 1 | #
|
---|
[df4ed85] | 2 | # Copyright (c) 2006 Martin Decky
|
---|
[032a9b3] | 3 | # All rights reserved.
|
---|
| 4 | #
|
---|
| 5 | # Redistribution and use in source and binary forms, with or without
|
---|
| 6 | # modification, are permitted provided that the following conditions
|
---|
| 7 | # are met:
|
---|
| 8 | #
|
---|
| 9 | # - Redistributions of source code must retain the above copyright
|
---|
| 10 | # notice, this list of conditions and the following disclaimer.
|
---|
| 11 | # - Redistributions in binary form must reproduce the above copyright
|
---|
| 12 | # notice, this list of conditions and the following disclaimer in the
|
---|
| 13 | # documentation and/or other materials provided with the distribution.
|
---|
| 14 | # - The name of the author may not be used to endorse or promote products
|
---|
| 15 | # derived from this software without specific prior written permission.
|
---|
| 16 | #
|
---|
| 17 | # THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
|
---|
| 18 | # IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
|
---|
| 19 | # OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
|
---|
| 20 | # IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
|
---|
| 21 | # INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
|
---|
| 22 | # NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
|
---|
| 23 | # DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
|
---|
| 24 | # THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
|
---|
| 25 | # (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
|
---|
| 26 | # THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
|
---|
| 27 | #
|
---|
| 28 |
|
---|
[4872160] | 29 | #include <arch/arch.h>
|
---|
| 30 | #include <arch/regname.h>
|
---|
[032a9b3] | 31 |
|
---|
| 32 | .set noat
|
---|
| 33 | .set noreorder
|
---|
| 34 | .set nomacro
|
---|
| 35 |
|
---|
[4872160] | 36 | .global start
|
---|
| 37 | .global halt
|
---|
| 38 | .global jump_to_kernel
|
---|
| 39 |
|
---|
[032a9b3] | 40 | .section BOOTSTRAP
|
---|
| 41 |
|
---|
| 42 | start:
|
---|
[96e0748d] | 43 | /* Setup CPU map (on msim this code
|
---|
| 44 | is executed in parallel on all CPUs,
|
---|
| 45 | but it not an issue) */
|
---|
[4872160] | 46 | la $a0, PA2KA(CPUMAP_OFFSET)
|
---|
[96e0748d] | 47 |
|
---|
| 48 | sw $zero, 0($a0)
|
---|
| 49 | sw $zero, 4($a0)
|
---|
| 50 | sw $zero, 8($a0)
|
---|
| 51 | sw $zero, 12($a0)
|
---|
| 52 |
|
---|
| 53 | sw $zero, 16($a0)
|
---|
| 54 | sw $zero, 20($a0)
|
---|
| 55 | sw $zero, 24($a0)
|
---|
| 56 | sw $zero, 28($a0)
|
---|
| 57 |
|
---|
| 58 | sw $zero, 32($a0)
|
---|
| 59 | sw $zero, 36($a0)
|
---|
| 60 | sw $zero, 40($a0)
|
---|
| 61 | sw $zero, 44($a0)
|
---|
| 62 |
|
---|
| 63 | sw $zero, 48($a0)
|
---|
| 64 | sw $zero, 52($a0)
|
---|
| 65 | sw $zero, 56($a0)
|
---|
| 66 | sw $zero, 60($a0)
|
---|
| 67 |
|
---|
| 68 | sw $zero, 64($a0)
|
---|
| 69 | sw $zero, 68($a0)
|
---|
| 70 | sw $zero, 72($a0)
|
---|
| 71 | sw $zero, 76($a0)
|
---|
| 72 |
|
---|
| 73 | sw $zero, 80($a0)
|
---|
| 74 | sw $zero, 84($a0)
|
---|
| 75 | sw $zero, 88($a0)
|
---|
| 76 | sw $zero, 92($a0)
|
---|
| 77 |
|
---|
| 78 | sw $zero, 96($a0)
|
---|
| 79 | sw $zero, 100($a0)
|
---|
| 80 | sw $zero, 104($a0)
|
---|
| 81 | sw $zero, 108($a0)
|
---|
| 82 |
|
---|
| 83 | sw $zero, 112($a0)
|
---|
| 84 | sw $zero, 116($a0)
|
---|
| 85 | sw $zero, 120($a0)
|
---|
| 86 | sw $zero, 124($a0)
|
---|
| 87 |
|
---|
| 88 | lui $a1, 1
|
---|
| 89 |
|
---|
[85156d3] | 90 | #ifdef MACHINE_msim
|
---|
[96e0748d] | 91 |
|
---|
[85156d3] | 92 | /* Read dorder value */
|
---|
| 93 | la $k0, MSIM_DORDER_ADDRESS
|
---|
[96e0748d] | 94 | lw $k1, ($k0)
|
---|
[85156d3] | 95 |
|
---|
| 96 | /* If we are not running on BSP
|
---|
[96e0748d] | 97 | then end in an infinite loop */
|
---|
| 98 | beq $k1, $zero, bsp
|
---|
[032a9b3] | 99 | nop
|
---|
[85156d3] | 100 |
|
---|
[96e0748d] | 101 | /* Record CPU presence */
|
---|
| 102 | sll $a2, $k1, 2
|
---|
| 103 | addu $a2, $a2, $a0
|
---|
| 104 | sw $a1, ($a2)
|
---|
| 105 |
|
---|
[85156d3] | 106 | loop:
|
---|
| 107 | j loop
|
---|
| 108 | nop
|
---|
| 109 |
|
---|
| 110 | #endif
|
---|
| 111 |
|
---|
| 112 | bsp:
|
---|
[96e0748d] | 113 | /* Record CPU presence */
|
---|
| 114 | sw $a1, ($a0)
|
---|
| 115 |
|
---|
[85156d3] | 116 | /* Setup initial stack */
|
---|
[4872160] | 117 | la $sp, PA2KA(STACK_OFFSET)
|
---|
[85156d3] | 118 |
|
---|
| 119 | j bootstrap
|
---|
| 120 | nop
|
---|
[4872160] | 121 |
|
---|
| 122 | .text
|
---|
| 123 |
|
---|
| 124 | halt:
|
---|
| 125 | j halt
|
---|
| 126 | nop
|
---|
| 127 |
|
---|
| 128 | jump_to_kernel:
|
---|
| 129 | #
|
---|
| 130 | # TODO:
|
---|
| 131 | # Make sure that the I-cache, D-cache and memory are mutually coherent
|
---|
| 132 | # before passing control to the copied code.
|
---|
| 133 | #
|
---|
| 134 | j $a0
|
---|
| 135 | nop
|
---|