source: mainline/boot/arch/arm32/src/mm.c@ c5429fe

lfn serial ticket/834-toolchain-update topic/msim-upgrade topic/simplify-dev-export
Last change on this file since c5429fe was c5429fe, checked in by Jakub Jermar <jakub@…>, 7 years ago

Disambiguate architecture specific doxygroups

  • Property mode set to 100644
File size: 7.5 KB
Line 
1/*
2 * Copyright (c) 2007 Pavel Jancik, Michal Kebrt
3 * All rights reserved.
4 *
5 * Redistribution and use in source and binary forms, with or without
6 * modification, are permitted provided that the following conditions
7 * are met:
8 *
9 * - Redistributions of source code must retain the above copyright
10 * notice, this list of conditions and the following disclaimer.
11 * - Redistributions in binary form must reproduce the above copyright
12 * notice, this list of conditions and the following disclaimer in the
13 * documentation and/or other materials provided with the distribution.
14 * - The name of the author may not be used to endorse or promote products
15 * derived from this software without specific prior written permission.
16 *
17 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
18 * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
19 * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
20 * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
21 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
22 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
23 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
24 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
25 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
26 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
27 */
28
29/** @addtogroup boot_arm32
30 * @{
31 */
32/** @file
33 * @brief Memory management used while booting the kernel.
34 */
35
36#include <stdint.h>
37#include <arch/asm.h>
38#include <arch/mm.h>
39#include <arch/cp15.h>
40#include <arch/types.h>
41
42#ifdef PROCESSOR_ARCH_armv7_a
43static unsigned log2(unsigned val)
44{
45 unsigned log = 0;
46 while (val >> log++)
47 ;
48 return log - 2;
49}
50
51static void dcache_invalidate_level(unsigned level)
52{
53 CSSELR_write(level << 1);
54 const uint32_t ccsidr = CCSIDR_read();
55 const unsigned sets = CCSIDR_SETS(ccsidr);
56 const unsigned ways = CCSIDR_WAYS(ccsidr);
57 const unsigned line_log = CCSIDR_LINESIZE_LOG(ccsidr);
58 const unsigned set_shift = line_log;
59 const unsigned way_shift = 32 - log2(ways);
60
61 for (unsigned k = 0; k < ways; ++k)
62 for (unsigned j = 0; j < sets; ++j) {
63 const uint32_t val = (level << 1) |
64 (j << set_shift) | (k << way_shift);
65 DCISW_write(val);
66 }
67}
68
69/** invalidate all dcaches -- armv7 */
70static void cache_invalidate(void)
71{
72 const uint32_t cinfo = CLIDR_read();
73 for (unsigned i = 0; i < 7; ++i) {
74 switch (CLIDR_CACHE(i, cinfo)) {
75 case CLIDR_DCACHE_ONLY:
76 case CLIDR_SEP_CACHE:
77 case CLIDR_UNI_CACHE:
78 dcache_invalidate_level(i);
79 }
80 }
81 asm volatile ("dsb\n");
82 ICIALLU_write(0);
83 asm volatile ("isb\n");
84}
85#endif
86
87/** Disable the MMU */
88static void disable_paging(void)
89{
90 asm volatile (
91 "mrc p15, 0, r0, c1, c0, 0\n"
92 "bic r0, r0, #1\n"
93 "mcr p15, 0, r0, c1, c0, 0\n"
94 ::: "r0"
95 );
96}
97
98/** Check if caching can be enabled for a given memory section.
99 *
100 * Memory areas used for I/O are excluded from caching.
101 * At the moment caching is enabled only on GTA02.
102 *
103 * @param section The section number.
104 *
105 * @return 1 if the given section can be mapped as cacheable, 0 otherwise.
106 */
107static inline int section_cacheable(pfn_t section)
108{
109 const unsigned long address = section << PTE_SECTION_SHIFT;
110#ifdef MACHINE_gta02
111 if (address < GTA02_IOMEM_START || address >= GTA02_IOMEM_END)
112 return 1;
113#elif defined MACHINE_beagleboardxm
114 if (address >= BBXM_RAM_START && address < BBXM_RAM_END)
115 return 1;
116#elif defined MACHINE_beaglebone
117 if (address >= AM335x_RAM_START && address < AM335x_RAM_END)
118 return 1;
119#elif defined MACHINE_raspberrypi
120 if (address < BCM2835_RAM_END)
121 return 1;
122#endif
123 return address * 0;
124}
125
126/** Initialize "section" page table entry.
127 *
128 * Will be readable/writable by kernel with no access from user mode.
129 * Will belong to domain 0. No cache or buffering is enabled.
130 *
131 * @param pte Section entry to initialize.
132 * @param frame First frame in the section (frame number).
133 *
134 * @note If frame is not 1 MB aligned, first lower 1 MB aligned frame will be
135 * used.
136 *
137 */
138static void init_ptl0_section(pte_level0_section_t *pte,
139 pfn_t frame)
140{
141 pte->descriptor_type = PTE_DESCRIPTOR_SECTION;
142 pte->xn = 0;
143 pte->domain = 0;
144 pte->should_be_zero_1 = 0;
145 pte->access_permission_0 = PTE_AP_USER_NO_KERNEL_RW;
146#if defined(PROCESSOR_ARCH_armv6) || defined(PROCESSOR_ARCH_armv7_a)
147 /*
148 * Keeps this setting in sync with memory type attributes in:
149 * init_boot_pt (boot/arch/arm32/src/mm.c)
150 * set_pt_level1_flags (kernel/arch/arm32/include/arch/mm/page_armv6.h)
151 * set_ptl0_addr (kernel/arch/arm32/include/arch/mm/page.h)
152 */
153 pte->tex = section_cacheable(frame) ? 5 : 0;
154 pte->cacheable = section_cacheable(frame) ? 0 : 0;
155 pte->bufferable = section_cacheable(frame) ? 1 : 1;
156#else
157 pte->bufferable = section_cacheable(frame);
158 pte->cacheable = section_cacheable(frame);
159 pte->tex = 0;
160#endif
161 pte->access_permission_1 = 0;
162 pte->shareable = 0;
163 pte->non_global = 0;
164 pte->should_be_zero_2 = 0;
165 pte->non_secure = 0;
166 pte->section_base_addr = frame;
167}
168
169/** Initialize page table used while booting the kernel. */
170static void init_boot_pt(void)
171{
172 /*
173 * Create 1:1 virtual-physical mapping.
174 * Physical memory on BBxM a BBone starts at 2GB
175 * boundary, icp has a memory mirror at 2GB.
176 * (ARM Integrator Core Module User guide ch. 6.3, p. 6-7)
177 * gta02 somehow works (probably due to limited address size),
178 * s3c2442b manual ch. 5, p.5-1:
179 * "Address space: 128Mbytes per bank (total 1GB/8 banks)"
180 */
181 for (pfn_t page = 0; page < PTL0_ENTRIES; ++page)
182 init_ptl0_section(&boot_pt[page], page);
183
184 /*
185 * Tell MMU page might be cached. Keeps this setting in sync
186 * with memory type attributes in:
187 * init_ptl0_section (boot/arch/arm32/src/mm.c)
188 * set_pt_level1_flags (kernel/arch/arm32/include/arch/mm/page_armv6.h)
189 * set_ptl0_addr (kernel/arch/arm32/include/arch/mm/page.h)
190 */
191 uint32_t val = (uint32_t)boot_pt & TTBR_ADDR_MASK;
192#if defined(PROCESSOR_ARCH_armv6) || defined(PROCESSOR_ARCH_armv7_a)
193 // FIXME: TTBR_RGN_WBWA_CACHE is unpredictable on ARMv6
194 val |= TTBR_RGN_WBWA_CACHE | TTBR_C_FLAG;
195#endif
196 TTBR0_write(val);
197}
198
199static void enable_paging(void)
200{
201 /*
202 * c3 - each two bits controls access to the one of domains (16)
203 * 0b01 - behave as a client (user) of a domain
204 */
205 asm volatile (
206 /* Behave as a client of domains */
207 "ldr r0, =0x55555555\n"
208 "mcr p15, 0, r0, c3, c0, 0\n"
209
210 /* Current settings */
211 "mrc p15, 0, r0, c1, c0, 0\n"
212
213 /*
214 * Enable ICache, DCache, BPredictors and MMU,
215 * we disable caches before jumping to kernel
216 * so this is safe for all archs.
217 * Enable VMSAv6 the bit (23) is only writable on ARMv6.
218 * (and QEMU)
219 */
220#ifdef PROCESSOR_ARCH_armv6
221 "ldr r1, =0x00801805\n"
222#else
223 "ldr r1, =0x00001805\n"
224#endif
225
226 "orr r0, r0, r1\n"
227
228 /*
229 * Invalidate the TLB content before turning on the MMU.
230 * ARMv7-A Reference manual, B3.10.3
231 */
232 "mcr p15, 0, r0, c8, c7, 0\n"
233
234 /* Store settings, enable the MMU */
235 "mcr p15, 0, r0, c1, c0, 0\n"
236 ::: "r0", "r1"
237 );
238}
239
240/** Start the MMU - initialize page table and enable paging. */
241void mmu_start(void)
242{
243 disable_paging();
244#ifdef PROCESSOR_ARCH_armv7_a
245 /*
246 * Make sure we run in memory code when caches are enabled,
247 * make sure we read memory data too. This part is ARMv7 specific as
248 * ARMv7 no longer invalidates caches on restart.
249 * See chapter B2.2.2 of ARM Architecture Reference Manual p. B2-1263
250 */
251 cache_invalidate();
252#endif
253 init_boot_pt();
254 enable_paging();
255}
256
257/** @}
258 */
Note: See TracBrowser for help on using the repository browser.