source: mainline/boot/arch/arm32/src/mm.c@ a35b458

lfn serial ticket/834-toolchain-update topic/msim-upgrade topic/simplify-dev-export
Last change on this file since a35b458 was a35b458, checked in by Jiří Zárevúcky <zarevucky.jiri@…>, 7 years ago

style: Remove trailing whitespace on _all_ lines, including empty ones, for particular file types.

Command used: tools/srepl '\s\+$' '' -- *.c *.h *.py *.sh *.s *.S *.ag

Currently, whitespace on empty lines is very inconsistent.
There are two basic choices: Either remove the whitespace, or keep empty lines
indented to the level of surrounding code. The former is AFAICT more common,
and also much easier to do automatically.

Alternatively, we could write script for automatic indentation, and use that
instead. However, if such a script exists, it's possible to use the indented
style locally, by having the editor apply relevant conversions on load/save,
without affecting remote repository. IMO, it makes more sense to adopt
the simpler rule.

  • Property mode set to 100644
File size: 7.4 KB
Line 
1/*
2 * Copyright (c) 2007 Pavel Jancik, Michal Kebrt
3 * All rights reserved.
4 *
5 * Redistribution and use in source and binary forms, with or without
6 * modification, are permitted provided that the following conditions
7 * are met:
8 *
9 * - Redistributions of source code must retain the above copyright
10 * notice, this list of conditions and the following disclaimer.
11 * - Redistributions in binary form must reproduce the above copyright
12 * notice, this list of conditions and the following disclaimer in the
13 * documentation and/or other materials provided with the distribution.
14 * - The name of the author may not be used to endorse or promote products
15 * derived from this software without specific prior written permission.
16 *
17 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
18 * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
19 * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
20 * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
21 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
22 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
23 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
24 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
25 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
26 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
27 */
28
29/** @addtogroup arm32boot
30 * @{
31 */
32/** @file
33 * @brief Memory management used while booting the kernel.
34 */
35
36#include <stdint.h>
37#include <arch/asm.h>
38#include <arch/mm.h>
39#include <arch/cp15.h>
40
41#ifdef PROCESSOR_ARCH_armv7_a
42static unsigned log2(unsigned val)
43{
44 unsigned log = 0;
45 while (val >> log++);
46 return log - 2;
47}
48
49static void dcache_invalidate_level(unsigned level)
50{
51 CSSELR_write(level << 1);
52 const uint32_t ccsidr = CCSIDR_read();
53 const unsigned sets = CCSIDR_SETS(ccsidr);
54 const unsigned ways = CCSIDR_WAYS(ccsidr);
55 const unsigned line_log = CCSIDR_LINESIZE_LOG(ccsidr);
56 const unsigned set_shift = line_log;
57 const unsigned way_shift = 32 - log2(ways);
58
59 for (unsigned k = 0; k < ways; ++k)
60 for (unsigned j = 0; j < sets; ++j) {
61 const uint32_t val = (level << 1) |
62 (j << set_shift) | (k << way_shift);
63 DCISW_write(val);
64 }
65}
66
67/** invalidate all dcaches -- armv7 */
68static void cache_invalidate(void)
69{
70 const uint32_t cinfo = CLIDR_read();
71 for (unsigned i = 0; i < 7; ++i) {
72 switch (CLIDR_CACHE(i, cinfo))
73 {
74 case CLIDR_DCACHE_ONLY:
75 case CLIDR_SEP_CACHE:
76 case CLIDR_UNI_CACHE:
77 dcache_invalidate_level(i);
78 }
79 }
80 asm volatile ( "dsb\n" );
81 ICIALLU_write(0);
82 asm volatile ( "isb\n" );
83}
84#endif
85
86/** Disable the MMU */
87static void disable_paging(void)
88{
89 asm volatile (
90 "mrc p15, 0, r0, c1, c0, 0\n"
91 "bic r0, r0, #1\n"
92 "mcr p15, 0, r0, c1, c0, 0\n"
93 ::: "r0"
94 );
95}
96
97/** Check if caching can be enabled for a given memory section.
98 *
99 * Memory areas used for I/O are excluded from caching.
100 * At the moment caching is enabled only on GTA02.
101 *
102 * @param section The section number.
103 *
104 * @return 1 if the given section can be mapped as cacheable, 0 otherwise.
105*/
106static inline int section_cacheable(pfn_t section)
107{
108 const unsigned long address = section << PTE_SECTION_SHIFT;
109#ifdef MACHINE_gta02
110 if (address < GTA02_IOMEM_START || address >= GTA02_IOMEM_END)
111 return 1;
112#elif defined MACHINE_beagleboardxm
113 if (address >= BBXM_RAM_START && address < BBXM_RAM_END)
114 return 1;
115#elif defined MACHINE_beaglebone
116 if (address >= AM335x_RAM_START && address < AM335x_RAM_END)
117 return 1;
118#elif defined MACHINE_raspberrypi
119 if (address < BCM2835_RAM_END)
120 return 1;
121#endif
122 return address * 0;
123}
124
125/** Initialize "section" page table entry.
126 *
127 * Will be readable/writable by kernel with no access from user mode.
128 * Will belong to domain 0. No cache or buffering is enabled.
129 *
130 * @param pte Section entry to initialize.
131 * @param frame First frame in the section (frame number).
132 *
133 * @note If frame is not 1 MB aligned, first lower 1 MB aligned frame will be
134 * used.
135 *
136 */
137static void init_ptl0_section(pte_level0_section_t* pte,
138 pfn_t frame)
139{
140 pte->descriptor_type = PTE_DESCRIPTOR_SECTION;
141 pte->xn = 0;
142 pte->domain = 0;
143 pte->should_be_zero_1 = 0;
144 pte->access_permission_0 = PTE_AP_USER_NO_KERNEL_RW;
145#if defined(PROCESSOR_ARCH_armv6) || defined(PROCESSOR_ARCH_armv7_a)
146 /*
147 * Keeps this setting in sync with memory type attributes in:
148 * init_boot_pt (boot/arch/arm32/src/mm.c)
149 * set_pt_level1_flags (kernel/arch/arm32/include/arch/mm/page_armv6.h)
150 * set_ptl0_addr (kernel/arch/arm32/include/arch/mm/page.h)
151 */
152 pte->tex = section_cacheable(frame) ? 5 : 0;
153 pte->cacheable = section_cacheable(frame) ? 0 : 0;
154 pte->bufferable = section_cacheable(frame) ? 1 : 1;
155#else
156 pte->bufferable = section_cacheable(frame);
157 pte->cacheable = section_cacheable(frame);
158 pte->tex = 0;
159#endif
160 pte->access_permission_1 = 0;
161 pte->shareable = 0;
162 pte->non_global = 0;
163 pte->should_be_zero_2 = 0;
164 pte->non_secure = 0;
165 pte->section_base_addr = frame;
166}
167
168/** Initialize page table used while booting the kernel. */
169static void init_boot_pt(void)
170{
171 /*
172 * Create 1:1 virtual-physical mapping.
173 * Physical memory on BBxM a BBone starts at 2GB
174 * boundary, icp has a memory mirror at 2GB.
175 * (ARM Integrator Core Module User guide ch. 6.3, p. 6-7)
176 * gta02 somehow works (probably due to limited address size),
177 * s3c2442b manual ch. 5, p.5-1:
178 * "Address space: 128Mbytes per bank (total 1GB/8 banks)"
179 */
180 for (pfn_t page = 0; page < PTL0_ENTRIES; ++page)
181 init_ptl0_section(&boot_pt[page], page);
182
183 /*
184 * Tell MMU page might be cached. Keeps this setting in sync
185 * with memory type attributes in:
186 * init_ptl0_section (boot/arch/arm32/src/mm.c)
187 * set_pt_level1_flags (kernel/arch/arm32/include/arch/mm/page_armv6.h)
188 * set_ptl0_addr (kernel/arch/arm32/include/arch/mm/page.h)
189 */
190 uint32_t val = (uint32_t)boot_pt & TTBR_ADDR_MASK;
191#if defined(PROCESSOR_ARCH_armv6) || defined(PROCESSOR_ARCH_armv7_a)
192 // FIXME: TTBR_RGN_WBWA_CACHE is unpredictable on ARMv6
193 val |= TTBR_RGN_WBWA_CACHE | TTBR_C_FLAG;
194#endif
195 TTBR0_write(val);
196}
197
198static void enable_paging(void)
199{
200 /*
201 * c3 - each two bits controls access to the one of domains (16)
202 * 0b01 - behave as a client (user) of a domain
203 */
204 asm volatile (
205 /* Behave as a client of domains */
206 "ldr r0, =0x55555555\n"
207 "mcr p15, 0, r0, c3, c0, 0\n"
208
209 /* Current settings */
210 "mrc p15, 0, r0, c1, c0, 0\n"
211
212 /* Enable ICache, DCache, BPredictors and MMU,
213 * we disable caches before jumping to kernel
214 * so this is safe for all archs.
215 * Enable VMSAv6 the bit (23) is only writable on ARMv6.
216 * (and QEMU)
217 */
218#ifdef PROCESSOR_ARCH_armv6
219 "ldr r1, =0x00801805\n"
220#else
221 "ldr r1, =0x00001805\n"
222#endif
223
224 "orr r0, r0, r1\n"
225
226 /* Invalidate the TLB content before turning on the MMU.
227 * ARMv7-A Reference manual, B3.10.3
228 */
229 "mcr p15, 0, r0, c8, c7, 0\n"
230
231 /* Store settings, enable the MMU */
232 "mcr p15, 0, r0, c1, c0, 0\n"
233 ::: "r0", "r1"
234 );
235}
236
237/** Start the MMU - initialize page table and enable paging. */
238void mmu_start(void)
239{
240 disable_paging();
241#ifdef PROCESSOR_ARCH_armv7_a
242 /* Make sure we run in memory code when caches are enabled,
243 * make sure we read memory data too. This part is ARMv7 specific as
244 * ARMv7 no longer invalidates caches on restart.
245 * See chapter B2.2.2 of ARM Architecture Reference Manual p. B2-1263*/
246 cache_invalidate();
247#endif
248 init_boot_pt();
249 enable_paging();
250}
251
252/** @}
253 */
Note: See TracBrowser for help on using the repository browser.