[4872160] | 1 | /*
|
---|
| 2 | * Copyright (c) 2007 Pavel Jancik, Michal Kebrt
|
---|
| 3 | * All rights reserved.
|
---|
| 4 | *
|
---|
| 5 | * Redistribution and use in source and binary forms, with or without
|
---|
| 6 | * modification, are permitted provided that the following conditions
|
---|
| 7 | * are met:
|
---|
| 8 | *
|
---|
| 9 | * - Redistributions of source code must retain the above copyright
|
---|
| 10 | * notice, this list of conditions and the following disclaimer.
|
---|
| 11 | * - Redistributions in binary form must reproduce the above copyright
|
---|
| 12 | * notice, this list of conditions and the following disclaimer in the
|
---|
| 13 | * documentation and/or other materials provided with the distribution.
|
---|
| 14 | * - The name of the author may not be used to endorse or promote products
|
---|
| 15 | * derived from this software without specific prior written permission.
|
---|
| 16 | *
|
---|
| 17 | * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
|
---|
| 18 | * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
|
---|
| 19 | * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
|
---|
| 20 | * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
|
---|
| 21 | * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
|
---|
| 22 | * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
|
---|
| 23 | * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
|
---|
| 24 | * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
|
---|
| 25 | * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
|
---|
| 26 | * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
|
---|
| 27 | */
|
---|
| 28 |
|
---|
| 29 | /** @addtogroup arm32boot
|
---|
| 30 | * @{
|
---|
| 31 | */
|
---|
| 32 | /** @file
|
---|
| 33 | * @brief Memory management used while booting the kernel.
|
---|
| 34 | */
|
---|
| 35 |
|
---|
| 36 | #include <typedefs.h>
|
---|
| 37 | #include <arch/asm.h>
|
---|
| 38 | #include <arch/mm.h>
|
---|
[67d02bb] | 39 | #include <arch/cp15.h>
|
---|
| 40 |
|
---|
| 41 | #ifdef PROCESSOR_ARCH_armv7_a
|
---|
| 42 | static unsigned log2(unsigned val)
|
---|
| 43 | {
|
---|
| 44 | unsigned log = 0;
|
---|
| 45 | while (val >> log++);
|
---|
| 46 | return log - 2;
|
---|
| 47 | }
|
---|
| 48 |
|
---|
| 49 | static void dcache_invalidate_level(unsigned level)
|
---|
| 50 | {
|
---|
| 51 | CSSELR_write(level << 1);
|
---|
| 52 | const uint32_t ccsidr = CCSIDR_read();
|
---|
| 53 | const unsigned sets = CCSIDR_SETS(ccsidr);
|
---|
| 54 | const unsigned ways = CCSIDR_WAYS(ccsidr);
|
---|
| 55 | const unsigned line_log = CCSIDR_LINESIZE_LOG(ccsidr);
|
---|
| 56 | const unsigned set_shift = line_log;
|
---|
| 57 | const unsigned way_shift = 32 - log2(ways);
|
---|
| 58 |
|
---|
| 59 | for (unsigned k = 0; k < ways; ++k)
|
---|
| 60 | for (unsigned j = 0; j < sets; ++j) {
|
---|
| 61 | const uint32_t val = (level << 1) |
|
---|
| 62 | (j << set_shift) | (k << way_shift);
|
---|
| 63 | DCISW_write(val);
|
---|
| 64 | }
|
---|
| 65 | }
|
---|
| 66 |
|
---|
| 67 | /** invalidate all dcaches -- armv7 */
|
---|
| 68 | static void cache_invalidate(void)
|
---|
| 69 | {
|
---|
| 70 | const uint32_t cinfo = CLIDR_read();
|
---|
| 71 | for (unsigned i = 0; i < 7; ++i) {
|
---|
| 72 | switch (CLIDR_CACHE(i, cinfo))
|
---|
| 73 | {
|
---|
| 74 | case CLIDR_DCACHE_ONLY:
|
---|
| 75 | case CLIDR_SEP_CACHE:
|
---|
| 76 | case CLIDR_UNI_CACHE:
|
---|
| 77 | dcache_invalidate_level(i);
|
---|
| 78 | }
|
---|
| 79 | }
|
---|
| 80 | asm volatile ( "dsb\n" );
|
---|
| 81 | ICIALLU_write(0);
|
---|
| 82 | asm volatile ( "isb\n" );
|
---|
| 83 | }
|
---|
| 84 | #endif
|
---|
[4872160] | 85 |
|
---|
[5e761f3] | 86 | /** Disable the MMU */
|
---|
| 87 | static void disable_paging(void)
|
---|
| 88 | {
|
---|
| 89 | asm volatile (
|
---|
| 90 | "mrc p15, 0, r0, c1, c0, 0\n"
|
---|
| 91 | "bic r0, r0, #1\n"
|
---|
| 92 | "mcr p15, 0, r0, c1, c0, 0\n"
|
---|
[378757f] | 93 | ::: "r0"
|
---|
[5e761f3] | 94 | );
|
---|
| 95 | }
|
---|
| 96 |
|
---|
[b5a3b50] | 97 | /** Check if caching can be enabled for a given memory section.
|
---|
| 98 | *
|
---|
| 99 | * Memory areas used for I/O are excluded from caching.
|
---|
| 100 | * At the moment caching is enabled only on GTA02.
|
---|
| 101 | *
|
---|
| 102 | * @param section The section number.
|
---|
| 103 | *
|
---|
| 104 | * @return 1 if the given section can be mapped as cacheable, 0 otherwise.
|
---|
| 105 | */
|
---|
| 106 | static inline int section_cacheable(pfn_t section)
|
---|
| 107 | {
|
---|
[9120b69] | 108 | const unsigned long address = section << PTE_SECTION_SHIFT;
|
---|
[b5a3b50] | 109 | #ifdef MACHINE_gta02
|
---|
[9120b69] | 110 | if (address < GTA02_IOMEM_START || address >= GTA02_IOMEM_END)
|
---|
[b5a3b50] | 111 | return 1;
|
---|
[0acd339] | 112 | #elif defined MACHINE_beagleboardxm
|
---|
| 113 | if (address >= BBXM_RAM_START && address < BBXM_RAM_END)
|
---|
[bfb6576] | 114 | return 1;
|
---|
[6968948] | 115 | #elif defined MACHINE_beaglebone
|
---|
| 116 | if (address >= AM335x_RAM_START && address < AM335x_RAM_END)
|
---|
| 117 | return 1;
|
---|
[b5a3b50] | 118 | #endif
|
---|
[9120b69] | 119 | return address * 0;
|
---|
[b5a3b50] | 120 | }
|
---|
| 121 |
|
---|
[4872160] | 122 | /** Initialize "section" page table entry.
|
---|
| 123 | *
|
---|
| 124 | * Will be readable/writable by kernel with no access from user mode.
|
---|
| 125 | * Will belong to domain 0. No cache or buffering is enabled.
|
---|
| 126 | *
|
---|
| 127 | * @param pte Section entry to initialize.
|
---|
| 128 | * @param frame First frame in the section (frame number).
|
---|
| 129 | *
|
---|
| 130 | * @note If frame is not 1 MB aligned, first lower 1 MB aligned frame will be
|
---|
| 131 | * used.
|
---|
| 132 | *
|
---|
| 133 | */
|
---|
| 134 | static void init_ptl0_section(pte_level0_section_t* pte,
|
---|
| 135 | pfn_t frame)
|
---|
| 136 | {
|
---|
| 137 | pte->descriptor_type = PTE_DESCRIPTOR_SECTION;
|
---|
[4d02595] | 138 | pte->xn = 0;
|
---|
[4872160] | 139 | pte->domain = 0;
|
---|
| 140 | pte->should_be_zero_1 = 0;
|
---|
[4d02595] | 141 | pte->access_permission_0 = PTE_AP_USER_NO_KERNEL_RW;
|
---|
[f9f758e] | 142 | #ifdef PROCESSOR_ARCH_armv7_a
|
---|
[ae5fb7c8] | 143 | /*
|
---|
| 144 | * Keeps this setting in sync with memory type attributes in:
|
---|
| 145 | * init_boot_pt (boot/arch/arm32/src/mm.c)
|
---|
| 146 | * set_pt_level1_flags (kernel/arch/arm32/include/arch/mm/page_armv6.h)
|
---|
| 147 | * set_ptl0_addr (kernel/arch/arm32/include/arch/mm/page.h)
|
---|
| 148 | */
|
---|
[7bf9217] | 149 | pte->tex = section_cacheable(frame) ? 5 : 0;
|
---|
| 150 | pte->cacheable = section_cacheable(frame) ? 0 : 0;
|
---|
| 151 | pte->bufferable = section_cacheable(frame) ? 1 : 0;
|
---|
[f9f758e] | 152 | #else
|
---|
| 153 | pte->bufferable = 1;
|
---|
| 154 | pte->cacheable = section_cacheable(frame);
|
---|
[4d02595] | 155 | pte->tex = 0;
|
---|
[f9f758e] | 156 | #endif
|
---|
[4d02595] | 157 | pte->access_permission_1 = 0;
|
---|
[2e55443] | 158 | pte->shareable = 0;
|
---|
[4d02595] | 159 | pte->non_global = 0;
|
---|
[4872160] | 160 | pte->should_be_zero_2 = 0;
|
---|
[4d02595] | 161 | pte->non_secure = 0;
|
---|
[4872160] | 162 | pte->section_base_addr = frame;
|
---|
| 163 | }
|
---|
| 164 |
|
---|
| 165 | /** Initialize page table used while booting the kernel. */
|
---|
| 166 | static void init_boot_pt(void)
|
---|
| 167 | {
|
---|
[ae5fb7c8] | 168 | /*
|
---|
| 169 | * Create 1:1 virtual-physical mapping.
|
---|
| 170 | * Physical memory on BBxM a BBone starts at 2GB
|
---|
[e93bb24] | 171 | * boundary, icp has a memory mirror at 2GB.
|
---|
| 172 | * (ARM Integrator Core Module User guide ch. 6.3, p. 6-7)
|
---|
| 173 | * gta02 somehow works (probably due to limited address size),
|
---|
| 174 | * s3c2442b manual ch. 5, p.5-1:
|
---|
| 175 | * "Address space: 128Mbytes per bank (total 1GB/8 banks)"
|
---|
[ae5fb7c8] | 176 | */
|
---|
[e93bb24] | 177 | for (pfn_t page = 0; page < PTL0_ENTRIES; ++page)
|
---|
[4872160] | 178 | init_ptl0_section(&boot_pt[page], page);
|
---|
[ae5fb7c8] | 179 |
|
---|
| 180 | /*
|
---|
| 181 | * Tell MMU page might be cached. Keeps this setting in sync
|
---|
| 182 | * with memory type attributes in:
|
---|
| 183 | * init_ptl0_section (boot/arch/arm32/src/mm.c)
|
---|
| 184 | * set_pt_level1_flags (kernel/arch/arm32/include/arch/mm/page_armv6.h)
|
---|
| 185 | * set_ptl0_addr (kernel/arch/arm32/include/arch/mm/page.h)
|
---|
| 186 | */
|
---|
| 187 | uint32_t val = (uint32_t)boot_pt & TTBR_ADDR_MASK;
|
---|
[7bf9217] | 188 | val |= TTBR_RGN_WBWA_CACHE | TTBR_C_FLAG;
|
---|
[ae5fb7c8] | 189 | TTBR0_write(val);
|
---|
[4872160] | 190 | }
|
---|
| 191 |
|
---|
| 192 | static void enable_paging()
|
---|
| 193 | {
|
---|
| 194 | /* c3 - each two bits controls access to the one of domains (16)
|
---|
| 195 | * 0b01 - behave as a client (user) of a domain
|
---|
| 196 | */
|
---|
| 197 | asm volatile (
|
---|
| 198 | /* Behave as a client of domains */
|
---|
| 199 | "ldr r0, =0x55555555\n"
|
---|
[6b3ee0c5] | 200 | "mcr p15, 0, r0, c3, c0, 0\n"
|
---|
[5e761f3] | 201 |
|
---|
[4872160] | 202 | /* Current settings */
|
---|
| 203 | "mrc p15, 0, r0, c1, c0, 0\n"
|
---|
| 204 |
|
---|
[df334ca] | 205 | /* Enable ICache, DCache, BPredictors and MMU,
|
---|
| 206 | * we disable caches before jumping to kernel
|
---|
| 207 | * so this is safe for all archs.
|
---|
[4b27f5f] | 208 | * Enable VMSAv6 the bit (23) is only writable on ARMv6.
|
---|
[f7fba727] | 209 | * (and QEMU)
|
---|
[df334ca] | 210 | */
|
---|
[f7fba727] | 211 | #ifdef PROCESSOR_ARCH_armv6
|
---|
[4b27f5f] | 212 | "ldr r1, =0x00801805\n"
|
---|
[f7fba727] | 213 | #else
|
---|
| 214 | "ldr r1, =0x00001805\n"
|
---|
| 215 | #endif
|
---|
[df334ca] | 216 |
|
---|
[4872160] | 217 | "orr r0, r0, r1\n"
|
---|
[5e761f3] | 218 |
|
---|
[f69ac6c] | 219 | /* Invalidate the TLB content before turning on the MMU.
|
---|
| 220 | * ARMv7-A Reference manual, B3.10.3
|
---|
| 221 | */
|
---|
[5e761f3] | 222 | "mcr p15, 0, r0, c8, c7, 0\n"
|
---|
[4872160] | 223 |
|
---|
[5e761f3] | 224 | /* Store settings, enable the MMU */
|
---|
[4872160] | 225 | "mcr p15, 0, r0, c1, c0, 0\n"
|
---|
| 226 | ::: "r0", "r1"
|
---|
| 227 | );
|
---|
| 228 | }
|
---|
| 229 |
|
---|
| 230 | /** Start the MMU - initialize page table and enable paging. */
|
---|
| 231 | void mmu_start() {
|
---|
[5e761f3] | 232 | disable_paging();
|
---|
[67d02bb] | 233 | #ifdef PROCESSOR_ARCH_armv7_a
|
---|
| 234 | /* Make sure we run in memory code when caches are enabled,
|
---|
| 235 | * make sure we read memory data too. This part is ARMv7 specific as
|
---|
| 236 | * ARMv7 no longer invalidates caches on restart.
|
---|
| 237 | * See chapter B2.2.2 of ARM Architecture Reference Manual p. B2-1263*/
|
---|
| 238 | cache_invalidate();
|
---|
| 239 | #endif
|
---|
[4872160] | 240 | init_boot_pt();
|
---|
| 241 | enable_paging();
|
---|
| 242 | }
|
---|
| 243 |
|
---|
| 244 | /** @}
|
---|
| 245 | */
|
---|