source: mainline/boot/arch/arm32/src/asm.S@ dff90fa7

lfn serial ticket/834-toolchain-update topic/msim-upgrade topic/simplify-dev-export
Last change on this file since dff90fa7 was 7275e520, checked in by Jan Vesely <jano.vesely@…>, 13 years ago

arm32, boot: Keep ICache and BPredictors enabled on armv7.

Works OK.

  • Property mode set to 100644
File size: 2.6 KB
Line 
1#
2# Copyright (c) 2007 Michal Kebrt
3# All rights reserved.
4#
5# Redistribution and use in source and binary forms, with or without
6# modification, are permitted provided that the following conditions
7# are met:
8#
9# - Redistributions of source code must retain the above copyright
10# notice, this list of conditions and the following disclaimer.
11# - Redistributions in binary form must reproduce the above copyright
12# notice, this list of conditions and the following disclaimer in the
13# documentation and/or other materials provided with the distribution.
14# - The name of the author may not be used to endorse or promote products
15# derived from this software without specific prior written permission.
16#
17# THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
18# IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
19# OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
20# IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
21# INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
22# NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
23# DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
24# THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
25# (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
26# THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
27#
28
29#include <arch/arch.h>
30
31.section BOOTSTRAP
32
33.global start
34.global boot_pt
35.global boot_stack
36.global halt
37.global jump_to_kernel
38
39start:
40 ldr sp, =boot_stack
41 b bootstrap
42
43.section BOOTPT
44boot_pt:
45 .space PTL0_ENTRIES * PTL0_ENTRY_SIZE
46
47.section BOOTSTACK
48 .space 4096
49boot_stack:
50
51.text
52
53halt:
54 b halt
55
56jump_to_kernel:
57 #
58 # TODO
59 # Make sure that the I-cache, D-cache and memory are mutually coherent
60 # before passing control to the copied code.
61 #
62
63 #
64 # r0 is kernel entry point
65 # r1 is pointer to the bootinfo structure
66
67#define CP15_C1_IC 12
68#define CP15_C1_BP 11
69#define CP15_C1_DC 2
70 # Disable I-cache and D-cache before the kernel is started.
71 mrc p15, 0, r4, c1, c0, 0
72 bic r4, r4, #(1 << CP15_C1_DC)
73#ifndef PROCESSOR_ARCH_armv7_a
74 bic r4, r4, #(1 << CP15_C1_IC)
75 bic r4, r4, #(1 << CP15_C1_BP)
76#endif
77 mcr p15, 0, r4, c1, c0, 0
78
79
80 #Wait for the operations to complete
81#ifdef PROCESSOR_ARCH_armv7_a
82 dsb
83#else
84 #cp15 dsb, r4 is ignored (should be zero)
85 mcr p15, 0, r4, c7, c10, 4
86#endif
87
88 # Clean ICache and BPredictors, r4 ignored (SBZ)
89 mcr p15, 0, r4, c7, c5, 0
90 nop
91
92 #Wait for the operations to complete
93#ifdef PROCESSOR_ARCH_armv7_a
94 isb
95 nop
96#else
97 # cp15 isb
98 mcr p15, 0, r4, c7, c5, 4
99 nop
100#endif
101 mov pc, r0
Note: See TracBrowser for help on using the repository browser.