source: mainline/boot/arch/arm32/src/asm.S@ 4a46ccc

lfn serial ticket/834-toolchain-update topic/msim-upgrade topic/simplify-dev-export
Last change on this file since 4a46ccc was b5a3b50, checked in by Jakub Jermar <jakub@…>, 13 years ago

Enable ARM caches in the boot stage of HelenOS to speed up the
decompression. We get a decompression time of 8 seconds on a mini2440
board and only slightly more on a GTA02.

  • Property mode set to 100644
File size: 2.7 KB
Line 
1#
2# Copyright (c) 2007 Michal Kebrt
3# All rights reserved.
4#
5# Redistribution and use in source and binary forms, with or without
6# modification, are permitted provided that the following conditions
7# are met:
8#
9# - Redistributions of source code must retain the above copyright
10# notice, this list of conditions and the following disclaimer.
11# - Redistributions in binary form must reproduce the above copyright
12# notice, this list of conditions and the following disclaimer in the
13# documentation and/or other materials provided with the distribution.
14# - The name of the author may not be used to endorse or promote products
15# derived from this software without specific prior written permission.
16#
17# THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
18# IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
19# OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
20# IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
21# INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
22# NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
23# DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
24# THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
25# (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
26# THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
27#
28
29#include <arch/arch.h>
30
31.section BOOTSTRAP
32
33.global start
34.global boot_pt
35.global boot_stack
36.global halt
37.global jump_to_kernel
38
39start:
40 ldr sp, =boot_stack
41 b bootstrap
42
43.section BOOTPT
44boot_pt:
45 .space PTL0_ENTRIES * PTL0_ENTRY_SIZE
46
47.section BOOTSTACK
48 .space 4096
49boot_stack:
50
51.text
52
53halt:
54 b halt
55
56jump_to_kernel:
57 #
58 # TODO
59 # Make sure that the I-cache, D-cache and memory are mutually coherent
60 # before passing control to the copied code.
61 #
62
63#if defined(MACHINE_gta02)
64
65#define CP15_C1_IC 12
66#define CP15_C1_DC 2
67#define CP15_C7_SEG_SHIFT 5
68#define CP15_C7_SEG_SIZE 3
69#define CP15_C7_IDX_SHIFT 26
70
71 # Disable I-cache and D-cache before the kernel is started.
72 mrc p15, 0, r4, c1, c0, 0
73 bic r4, r4, #(1 << CP15_C1_DC)
74 bic r4, r4, #(1 << CP15_C1_IC)
75 mcr p15, 0, r4, c1, c0, 0
76
77 # Now clean D-cache to guarantee coherency between I-cache and D-cache.
78
79 # D-cache clean and invalidate procedure.
80 # See ARM920T TRM pages 2-17, 4-17.
81
82 # Initialize segment
83 mov r4, #0
84 # Initialize index
851: mov r5, #0
862: orr r6, r4, r5
87 # Clean and invalidate a single line
88 mcr p15, 0, r6, c7, c10, 2
89 # Increment index
90 add r5, r5, #(1 << CP15_C7_IDX_SHIFT)
91 cmp r5, #0
92 bne 2b
93 # Increment segment
94 add r4, #(1 << CP15_C7_SEG_SHIFT)
95 tst r4, #(1 << (CP15_C7_SEG_SHIFT + CP15_C7_SEG_SIZE))
96 beq 1b
97#endif
98
99 mov pc, r0
Note: See TracBrowser for help on using the repository browser.