source: mainline/arch/mips32/src/mips32.c@ 1084a784

lfn serial ticket/834-toolchain-update topic/msim-upgrade topic/simplify-dev-export
Last change on this file since 1084a784 was 1084a784, checked in by Jakub Jermar <jakub@…>, 20 years ago

mips32 memory management work.
TLB Refill Exception implemented (passed basic testing).
Remove bit g from struct entry_hi.
Add generic find_mapping().
Add asid to vm_t type, define asid_t to hide architecture specific differences.
Implement ASID allocation for mips32, dummy for other architectures.
Add THE→vm (a.k.a. VM).
Add vm_install_arch().
Move pte_t definition to arch/types.h on each architecture.
Fix PTL manipulating functions on mips32 to shift pfn by 12 instead of by 14.
Fix tlb_init_arch() to initialize all entries.

Other.
Remove unnecessary header files from arch.h
Add missing headers here and there.
Remove two unnecessary ld flags from mips32 makefile.

  • Property mode set to 100644
File size: 3.4 KB
Line 
1/*
2 * Copyright (C) 2003-2004 Jakub Jermar
3 * All rights reserved.
4 *
5 * Redistribution and use in source and binary forms, with or without
6 * modification, are permitted provided that the following conditions
7 * are met:
8 *
9 * - Redistributions of source code must retain the above copyright
10 * notice, this list of conditions and the following disclaimer.
11 * - Redistributions in binary form must reproduce the above copyright
12 * notice, this list of conditions and the following disclaimer in the
13 * documentation and/or other materials provided with the distribution.
14 * - The name of the author may not be used to endorse or promote products
15 * derived from this software without specific prior written permission.
16 *
17 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
18 * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
19 * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
20 * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
21 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
22 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
23 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
24 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
25 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
26 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
27 */
28
29#include <arch.h>
30#include <arch/cp0.h>
31#include <arch/exception.h>
32#include <arch/asm/regname.h>
33#include <arch/asm.h>
34#include <mm/vm.h>
35#include <userspace.h>
36#include <arch/console.h>
37#include <memstr.h>
38#include <arch/interrupt.h>
39#include <arch/drivers/arc.h>
40#include <proc/thread.h>
41#include <print.h>
42
43/* Size of the code jumping to the exception handler code
44 * - J+NOP
45 */
46#define EXCEPTION_JUMP_SIZE 8
47
48#define TLB_EXC ((char *) 0x80000000)
49#define NORM_EXC ((char *) 0x80000180)
50#define CACHE_EXC ((char *) 0x80000100)
51
52void arch_pre_mm_init(void)
53{
54 /* It is not assumed by default */
55 cpu_priority_high();
56
57 init_arc();
58
59 /* Copy the exception vectors to the right places */
60 memcpy(TLB_EXC, (char *)tlb_refill_entry, EXCEPTION_JUMP_SIZE);
61 memcpy(NORM_EXC, (char *)exception_entry, EXCEPTION_JUMP_SIZE);
62 memcpy(CACHE_EXC, (char *)cache_error_entry, EXCEPTION_JUMP_SIZE);
63
64 /*
65 * Switch to BEV normal level so that exception vectors point to the kernel.
66 * Clear the error level.
67 */
68 cp0_status_write(cp0_status_read() & ~(cp0_status_bev_bootstrap_bit|cp0_status_erl_error_bit));
69
70 /*
71 * Mask all interrupts
72 */
73 cp0_mask_all_int();
74 /*
75 * Unmask hardware clock interrupt.
76 */
77 cp0_unmask_int(TIMER_INTERRUPT);
78
79 /*
80 * Start hardware clock.
81 */
82 cp0_compare_write(cp0_compare_value + cp0_count_read());
83
84 console_init();
85 arc_print_memory_map();
86 arc_print_devices();
87}
88
89void arch_post_mm_init(void)
90{
91}
92
93void arch_late_init(void)
94{
95}
96
97void userspace(void)
98{
99 /* EXL=1, UM=1, IE=1 */
100 cp0_status_write(cp0_status_read() | (cp0_status_exl_exception_bit |
101 cp0_status_um_bit |
102 cp0_status_ie_enabled_bit));
103
104 cp0_epc_write(UTEXT_ADDRESS);
105 userspace_asm(USTACK_ADDRESS+PAGE_SIZE);
106 while (1)
107 ;
108}
109
110/* Stack pointer saved when entering user mode */
111/* TODO: How do we do it on SMP system???? */
112__address supervisor_sp;
113
114void before_thread_runs_arch(void)
115{
116 supervisor_sp = (__address) &THREAD->kstack[THREAD_STACK_SIZE-SP_DELTA];
117}
Note: See TracBrowser for help on using the repository browser.