source: mainline/arch/mips32/src/mips32.c@ 997a1b1

lfn serial ticket/834-toolchain-update topic/msim-upgrade topic/simplify-dev-export
Last change on this file since 997a1b1 was 997a1b1, checked in by Ondrej Palkovsky <ondrap@…>, 19 years ago

Added tetris to

  • Property mode set to 100644
File size: 4.8 KB
RevLine 
[f761f1eb]1/*
[178ec7b]2 * Copyright (C) 2003-2004 Jakub Jermar
[f761f1eb]3 * All rights reserved.
4 *
5 * Redistribution and use in source and binary forms, with or without
6 * modification, are permitted provided that the following conditions
7 * are met:
8 *
9 * - Redistributions of source code must retain the above copyright
10 * notice, this list of conditions and the following disclaimer.
11 * - Redistributions in binary form must reproduce the above copyright
12 * notice, this list of conditions and the following disclaimer in the
13 * documentation and/or other materials provided with the distribution.
14 * - The name of the author may not be used to endorse or promote products
15 * derived from this software without specific prior written permission.
16 *
17 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
18 * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
19 * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
20 * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
21 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
22 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
23 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
24 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
25 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
26 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
27 */
28
[973be64e]29
[f761f1eb]30#include <arch.h>
31#include <arch/cp0.h>
32#include <arch/exception.h>
[2bd4fdf]33#include <arch/asm.h>
[20d50a1]34#include <mm/as.h>
[973be64e]35
[2bd4fdf]36#include <userspace.h>
[38de8a5]37#include <arch/console.h>
[ffc277e]38#include <memstr.h>
[1084a784]39#include <proc/thread.h>
[0f250f9]40#include <proc/uarg.h>
[a1493d9]41#include <print.h>
[281b607]42#include <syscall/syscall.h>
[a1493d9]43
[973be64e]44#include <arch/interrupt.h>
45#include <arch/drivers/arc.h>
46#include <console/chardev.h>
[5bb8e45]47#include <arch/debugger.h>
[bd55bbb]48#include <genarch/fb/fb.h>
[973be64e]49
50#include <arch/asm/regname.h>
51
[ffc277e]52/* Size of the code jumping to the exception handler code
53 * - J+NOP
54 */
55#define EXCEPTION_JUMP_SIZE 8
56
57#define TLB_EXC ((char *) 0x80000000)
58#define NORM_EXC ((char *) 0x80000180)
59#define CACHE_EXC ((char *) 0x80000100)
60
[12c7f27]61void arch_pre_main(void)
62{
63 /* Setup usermode */
[997a1b1]64 init.cnt = 6;
[12c7f27]65 init.tasks[0].addr = INIT_ADDRESS;
66 init.tasks[0].size = INIT_SIZE;
[14b502e2]67 init.tasks[1].addr = INIT_ADDRESS + 0x100000;
68 init.tasks[1].size = INIT_SIZE;
69 init.tasks[2].addr = INIT_ADDRESS + 0x200000;
70 init.tasks[2].size = INIT_SIZE;
[74fbedb]71 init.tasks[3].addr = INIT_ADDRESS + 0x300000;
72 init.tasks[3].size = INIT_SIZE;
[3de6dd7a]73 init.tasks[4].addr = INIT_ADDRESS + 0x400000;
74 init.tasks[4].size = INIT_SIZE;
[997a1b1]75 init.tasks[5].addr = INIT_ADDRESS + 0x500000;
76 init.tasks[5].size = INIT_SIZE;
[12c7f27]77}
78
[f07bba5]79void arch_pre_mm_init(void)
[f761f1eb]80{
[24241cf]81 /* It is not assumed by default */
[22f7769]82 interrupts_disable();
[973be64e]83
84 /* Initialize dispatch table */
[7a8c866a]85 exception_init();
[939dfd7]86 arc_init();
[3156582]87
[ffc277e]88 /* Copy the exception vectors to the right places */
89 memcpy(TLB_EXC, (char *)tlb_refill_entry, EXCEPTION_JUMP_SIZE);
90 memcpy(NORM_EXC, (char *)exception_entry, EXCEPTION_JUMP_SIZE);
91 memcpy(CACHE_EXC, (char *)cache_error_entry, EXCEPTION_JUMP_SIZE);
92
[d6e5cbc]93 interrupt_init();
[f761f1eb]94 /*
95 * Switch to BEV normal level so that exception vectors point to the kernel.
96 * Clear the error level.
97 */
98 cp0_status_write(cp0_status_read() & ~(cp0_status_bev_bootstrap_bit|cp0_status_erl_error_bit));
[76cec1e]99
[24241cf]100 /*
101 * Mask all interrupts
102 */
103 cp0_mask_all_int();
[d6e5cbc]104
[f761f1eb]105 /*
106 * Unmask hardware clock interrupt.
107 */
[a7fdfe1]108 cp0_unmask_int(TIMER_IRQ);
[76cec1e]109
[38de8a5]110 console_init();
[5bb8e45]111 debugger_init();
[f761f1eb]112}
[7eade45]113
114void arch_post_mm_init(void)
115{
[bd55bbb]116#ifdef CONFIG_FB
117 fb_init(0x12000000, 640, 480, 24, 1920); // gxemul framebuffer
118#endif
[7eade45]119}
[babcb148]120
[7453929]121void arch_pre_smp_init(void)
122{
123}
124
125void arch_post_smp_init(void)
[babcb148]126{
127}
[2bd4fdf]128
[021d471]129/* Stack pointer saved when entering user mode */
130/* TODO: How do we do it on SMP system???? */
131
[8b3eebb]132/* Why the linker moves the variable 64K away in assembler
[021d471]133 * when not in .text section ????????
134 */
135__address supervisor_sp __attribute__ ((section (".text")));
136
[0f250f9]137void userspace(uspace_arg_t *kernel_uarg)
[2bd4fdf]138{
139 /* EXL=1, UM=1, IE=1 */
140 cp0_status_write(cp0_status_read() | (cp0_status_exl_exception_bit |
141 cp0_status_um_bit |
142 cp0_status_ie_enabled_bit));
[0f250f9]143 cp0_epc_write((__address) kernel_uarg->uspace_entry);
[9cbd27b]144 userspace_asm(((__address) kernel_uarg->uspace_stack+PAGE_SIZE),
145 (__address) kernel_uarg->uspace_uarg,
146 (__address) kernel_uarg->uspace_entry);
[2bd4fdf]147 while (1)
148 ;
149}
150
[39cea6a]151/** Perform mips32 specific tasks needed before the new task is run. */
152void before_task_runs_arch(void)
153{
154}
155
156/** Perform mips32 specific tasks needed before the new thread is scheduled. */
[2bd4fdf]157void before_thread_runs_arch(void)
158{
159 supervisor_sp = (__address) &THREAD->kstack[THREAD_STACK_SIZE-SP_DELTA];
160}
[97f1691]161
162void after_thread_ran_arch(void)
163{
164}
[281b607]165
[e1be3b6]166/** Set thread-local-storage pointer
[281b607]167 *
168 * We have it currently in K1, it is
169 * possible to have it separately in the future.
170 */
171__native sys_tls_set(__native addr)
172{
173 return 0;
174}
[41d33ac]175
Note: See TracBrowser for help on using the repository browser.