source: mainline/arch/mips32/src/mips32.c@ 1f385a68

lfn serial ticket/834-toolchain-update topic/msim-upgrade topic/simplify-dev-export
Last change on this file since 1f385a68 was 1f385a68, checked in by Ondrej Palkovsky <ondrap@…>, 19 years ago

Support for mips kbd driver.

  • Property mode set to 100644
File size: 4.5 KB
RevLine 
[f761f1eb]1/*
[178ec7b]2 * Copyright (C) 2003-2004 Jakub Jermar
[f761f1eb]3 * All rights reserved.
4 *
5 * Redistribution and use in source and binary forms, with or without
6 * modification, are permitted provided that the following conditions
7 * are met:
8 *
9 * - Redistributions of source code must retain the above copyright
10 * notice, this list of conditions and the following disclaimer.
11 * - Redistributions in binary form must reproduce the above copyright
12 * notice, this list of conditions and the following disclaimer in the
13 * documentation and/or other materials provided with the distribution.
14 * - The name of the author may not be used to endorse or promote products
15 * derived from this software without specific prior written permission.
16 *
17 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
18 * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
19 * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
20 * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
21 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
22 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
23 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
24 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
25 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
26 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
27 */
28
[973be64e]29
[f761f1eb]30#include <arch.h>
31#include <arch/cp0.h>
32#include <arch/exception.h>
[2bd4fdf]33#include <arch/asm.h>
[20d50a1]34#include <mm/as.h>
[973be64e]35
[2bd4fdf]36#include <userspace.h>
[38de8a5]37#include <arch/console.h>
[ffc277e]38#include <memstr.h>
[1084a784]39#include <proc/thread.h>
[0f250f9]40#include <proc/uarg.h>
[a1493d9]41#include <print.h>
[281b607]42#include <syscall/syscall.h>
[a1493d9]43
[973be64e]44#include <arch/interrupt.h>
45#include <arch/drivers/arc.h>
46#include <console/chardev.h>
[5bb8e45]47#include <arch/debugger.h>
[973be64e]48
49#include <arch/asm/regname.h>
50
[ffc277e]51/* Size of the code jumping to the exception handler code
52 * - J+NOP
53 */
54#define EXCEPTION_JUMP_SIZE 8
55
56#define TLB_EXC ((char *) 0x80000000)
57#define NORM_EXC ((char *) 0x80000180)
58#define CACHE_EXC ((char *) 0x80000100)
59
[12c7f27]60void arch_pre_main(void)
61{
62 /* Setup usermode */
[1f385a68]63 init.cnt = 3;
[12c7f27]64 init.tasks[0].addr = INIT_ADDRESS;
65 init.tasks[0].size = INIT_SIZE;
[14b502e2]66 init.tasks[1].addr = INIT_ADDRESS + 0x100000;
67 init.tasks[1].size = INIT_SIZE;
68 init.tasks[2].addr = INIT_ADDRESS + 0x200000;
69 init.tasks[2].size = INIT_SIZE;
[12c7f27]70}
71
[f07bba5]72void arch_pre_mm_init(void)
[f761f1eb]73{
[24241cf]74 /* It is not assumed by default */
[22f7769]75 interrupts_disable();
[973be64e]76
77 /* Initialize dispatch table */
[7a8c866a]78 exception_init();
[973be64e]79 interrupt_init();
[24241cf]80
[939dfd7]81 arc_init();
[3156582]82
[ffc277e]83 /* Copy the exception vectors to the right places */
84 memcpy(TLB_EXC, (char *)tlb_refill_entry, EXCEPTION_JUMP_SIZE);
85 memcpy(NORM_EXC, (char *)exception_entry, EXCEPTION_JUMP_SIZE);
86 memcpy(CACHE_EXC, (char *)cache_error_entry, EXCEPTION_JUMP_SIZE);
87
[f761f1eb]88 /*
89 * Switch to BEV normal level so that exception vectors point to the kernel.
90 * Clear the error level.
91 */
92 cp0_status_write(cp0_status_read() & ~(cp0_status_bev_bootstrap_bit|cp0_status_erl_error_bit));
[76cec1e]93
[24241cf]94 /*
95 * Mask all interrupts
96 */
97 cp0_mask_all_int();
[f761f1eb]98 /*
99 * Unmask hardware clock interrupt.
100 */
[a7fdfe1]101 cp0_unmask_int(TIMER_IRQ);
[76cec1e]102
[f761f1eb]103 /*
104 * Start hardware clock.
105 */
[38de8a5]106 cp0_compare_write(cp0_compare_value + cp0_count_read());
107
108 console_init();
[5bb8e45]109 debugger_init();
[f761f1eb]110}
[7eade45]111
112void arch_post_mm_init(void)
113{
114}
[babcb148]115
[7453929]116void arch_pre_smp_init(void)
117{
118}
119
120void arch_post_smp_init(void)
[babcb148]121{
122}
[2bd4fdf]123
[021d471]124/* Stack pointer saved when entering user mode */
125/* TODO: How do we do it on SMP system???? */
126
[8b3eebb]127/* Why the linker moves the variable 64K away in assembler
[021d471]128 * when not in .text section ????????
129 */
130__address supervisor_sp __attribute__ ((section (".text")));
131
[0f250f9]132void userspace(uspace_arg_t *kernel_uarg)
[2bd4fdf]133{
134 /* EXL=1, UM=1, IE=1 */
135 cp0_status_write(cp0_status_read() | (cp0_status_exl_exception_bit |
136 cp0_status_um_bit |
137 cp0_status_ie_enabled_bit));
[0f250f9]138 cp0_epc_write((__address) kernel_uarg->uspace_entry);
[9cbd27b]139 userspace_asm(((__address) kernel_uarg->uspace_stack+PAGE_SIZE),
140 (__address) kernel_uarg->uspace_uarg,
141 (__address) kernel_uarg->uspace_entry);
[2bd4fdf]142 while (1)
143 ;
144}
145
[39cea6a]146/** Perform mips32 specific tasks needed before the new task is run. */
147void before_task_runs_arch(void)
148{
149}
150
151/** Perform mips32 specific tasks needed before the new thread is scheduled. */
[2bd4fdf]152void before_thread_runs_arch(void)
153{
154 supervisor_sp = (__address) &THREAD->kstack[THREAD_STACK_SIZE-SP_DELTA];
155}
[97f1691]156
157void after_thread_ran_arch(void)
158{
159}
[281b607]160
[e1be3b6]161/** Set thread-local-storage pointer
[281b607]162 *
163 * We have it currently in K1, it is
164 * possible to have it separately in the future.
165 */
166__native sys_tls_set(__native addr)
167{
168 return 0;
169}
Note: See TracBrowser for help on using the repository browser.