source: mainline/arch/mips32/include/atomic.h@ 59e07c91

lfn serial ticket/834-toolchain-update topic/msim-upgrade topic/simplify-dev-export
Last change on this file since 59e07c91 was 59e07c91, checked in by Jakub Jermar <jakub@…>, 20 years ago

Define atomic_t type.

  • Property mode set to 100644
File size: 2.8 KB
Line 
1/*
2 * Copyright (C) 2005 Ondrej Palkovsky
3 * All rights reserved.
4 *
5 * Redistribution and use in source and binary forms, with or without
6 * modification, are permitted provided that the following conditions
7 * are met:
8 *
9 * - Redistributions of source code must retain the above copyright
10 * notice, this list of conditions and the following disclaimer.
11 * - Redistributions in binary form must reproduce the above copyright
12 * notice, this list of conditions and the following disclaimer in the
13 * documentation and/or other materials provided with the distribution.
14 * - The name of the author may not be used to endorse or promote products
15 * derived from this software without specific prior written permission.
16 *
17 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
18 * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
19 * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
20 * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
21 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
22 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
23 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
24 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
25 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
26 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
27 */
28
29#ifndef __mips32_ATOMIC_H__
30#define __mips32_ATOMIC_H__
31
32#include <arch/types.h>
33
34#define atomic_inc(x) (a_add(x,1))
35#define atomic_dec(x) (a_sub(x,1))
36
37typedef volatile __u32 atomic_t;
38
39/*
40 * Atomic addition
41 *
42 * This case is harder, and we have to use the special LL and SC operations
43 * to achieve atomicity. The instructions are similar to LW (load) and SW
44 * (store), except that the LL (load-linked) instruction loads the address
45 * of the variable to a special register and if another process writes to
46 * the same location, the SC (store-conditional) instruction fails.
47 */
48static inline atomic_t a_add(atomic_t *val, int i)
49{
50 atomic_t tmp, tmp2;
51
52 asm volatile (
53 " .set push\n"
54 " .set noreorder\n"
55 " nop\n"
56 "1:\n"
57 " ll %0, %1\n"
58 " addu %0, %0, %3\n"
59 " move %2, %0\n"
60 " sc %0, %1\n"
61 " beq %0, 0x0, 1b\n"
62 " move %0, %2\n"
63 " .set pop\n"
64 : "=&r" (tmp), "=o" (*val), "=r" (tmp2)
65 : "r" (i)
66 );
67 return tmp;
68}
69
70
71/*
72 * Atomic subtraction
73 *
74 * Implemented in the same manner as a_add, except we substract the value.
75 */
76static inline atomic_t a_sub(atomic_t *val, int i)
77
78{
79 atomic_t tmp, tmp2;
80
81 asm volatile (
82 " .set push\n"
83 " .set noreorder\n"
84 " nop\n"
85 "1:\n"
86 " ll %0, %1\n"
87 " subu %0, %0, %3\n"
88 " move %2, %0\n"
89 " sc %0, %1\n"
90 " beq %0, 0x0, 1b\n"
91 " move %0, %2\n"
92 " .set pop\n"
93 : "=&r" (tmp), "=o" (*val), "=r" (tmp2)
94 : "r" (i)
95 );
96 return tmp;
97}
98
99
100#endif
Note: See TracBrowser for help on using the repository browser.