[36b01bb2] | 1 | /*
|
---|
| 2 | * Copyright (C) 2006 Jakub Jermar
|
---|
| 3 | * All rights reserved.
|
---|
| 4 | *
|
---|
| 5 | * Redistribution and use in source and binary forms, with or without
|
---|
| 6 | * modification, are permitted provided that the following conditions
|
---|
| 7 | * are met:
|
---|
| 8 | *
|
---|
| 9 | * - Redistributions of source code must retain the above copyright
|
---|
| 10 | * notice, this list of conditions and the following disclaimer.
|
---|
| 11 | * - Redistributions in binary form must reproduce the above copyright
|
---|
| 12 | * notice, this list of conditions and the following disclaimer in the
|
---|
| 13 | * documentation and/or other materials provided with the distribution.
|
---|
| 14 | * - The name of the author may not be used to endorse or promote products
|
---|
| 15 | * derived from this software without specific prior written permission.
|
---|
| 16 | *
|
---|
| 17 | * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
|
---|
| 18 | * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
|
---|
| 19 | * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
|
---|
| 20 | * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
|
---|
| 21 | * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
|
---|
| 22 | * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
|
---|
| 23 | * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
|
---|
| 24 | * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
|
---|
| 25 | * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
|
---|
| 26 | * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
|
---|
| 27 | */
|
---|
| 28 |
|
---|
| 29 | /*
|
---|
| 30 | * TLB management.
|
---|
| 31 | */
|
---|
| 32 |
|
---|
| 33 | #include <mm/tlb.h>
|
---|
[a0d74fd] | 34 | #include <mm/asid.h>
|
---|
[9ad03fe] | 35 | #include <mm/page.h>
|
---|
| 36 | #include <mm/as.h>
|
---|
[bc78c75] | 37 | #include <arch/mm/tlb.h>
|
---|
[a0d74fd] | 38 | #include <arch/mm/page.h>
|
---|
[68091bd] | 39 | #include <arch/mm/vhpt.h>
|
---|
[89298e3] | 40 | #include <arch/barrier.h>
|
---|
[2c49fbbe] | 41 | #include <arch/interrupt.h>
|
---|
[7c322bd] | 42 | #include <arch/pal/pal.h>
|
---|
| 43 | #include <arch/asm.h>
|
---|
[95042fd] | 44 | #include <typedefs.h>
|
---|
[2c49fbbe] | 45 | #include <panic.h>
|
---|
[1065603e] | 46 | #include <print.h>
|
---|
[9ad03fe] | 47 | #include <arch.h>
|
---|
[36b01bb2] | 48 |
|
---|
[ef67bab] | 49 | /** Invalidate all TLB entries. */
|
---|
[36b01bb2] | 50 | void tlb_invalidate_all(void)
|
---|
| 51 | {
|
---|
[1065603e] | 52 | ipl_t ipl;
|
---|
[7c322bd] | 53 | __address adr;
|
---|
[1065603e] | 54 | __u32 count1, count2, stride1, stride2;
|
---|
[7c322bd] | 55 |
|
---|
| 56 | int i,j;
|
---|
| 57 |
|
---|
[1065603e] | 58 | adr = PAL_PTCE_INFO_BASE();
|
---|
| 59 | count1 = PAL_PTCE_INFO_COUNT1();
|
---|
| 60 | count2 = PAL_PTCE_INFO_COUNT2();
|
---|
| 61 | stride1 = PAL_PTCE_INFO_STRIDE1();
|
---|
| 62 | stride2 = PAL_PTCE_INFO_STRIDE2();
|
---|
[7c322bd] | 63 |
|
---|
[1065603e] | 64 | ipl = interrupts_disable();
|
---|
| 65 |
|
---|
| 66 | for(i = 0; i < count1; i++) {
|
---|
| 67 | for(j = 0; j < count2; j++) {
|
---|
| 68 | __asm__ volatile (
|
---|
| 69 | "ptc.e %0 ;;"
|
---|
[7c322bd] | 70 | :
|
---|
[1065603e] | 71 | : "r" (adr)
|
---|
[7c322bd] | 72 | );
|
---|
[1065603e] | 73 | adr += stride2;
|
---|
[7c322bd] | 74 | }
|
---|
[1065603e] | 75 | adr += stride1;
|
---|
[7c322bd] | 76 | }
|
---|
| 77 |
|
---|
[1065603e] | 78 | interrupts_restore(ipl);
|
---|
[7c322bd] | 79 |
|
---|
| 80 | srlz_d();
|
---|
| 81 | srlz_i();
|
---|
[68091bd] | 82 | #ifdef CONFIG_VHPT
|
---|
| 83 | vhpt_invalidate_all();
|
---|
| 84 | #endif
|
---|
[36b01bb2] | 85 | }
|
---|
| 86 |
|
---|
| 87 | /** Invalidate entries belonging to an address space.
|
---|
| 88 | *
|
---|
| 89 | * @param asid Address space identifier.
|
---|
| 90 | */
|
---|
| 91 | void tlb_invalidate_asid(asid_t asid)
|
---|
| 92 | {
|
---|
[a82500ce] | 93 | tlb_invalidate_all();
|
---|
[36b01bb2] | 94 | }
|
---|
[bc78c75] | 95 |
|
---|
[a82500ce] | 96 |
|
---|
[9bda3af6] | 97 | void tlb_invalidate_pages(asid_t asid, __address page, count_t cnt)
|
---|
[a82500ce] | 98 | {
|
---|
[d0cf9de] | 99 | region_register rr;
|
---|
| 100 | bool restore_rr = false;
|
---|
[1065603e] | 101 | int b = 0;
|
---|
| 102 | int c = cnt;
|
---|
[9bda3af6] | 103 |
|
---|
| 104 | __address va;
|
---|
[1065603e] | 105 | va = page;
|
---|
[d0cf9de] | 106 |
|
---|
| 107 | rr.word = rr_read(VA2VRN(va));
|
---|
| 108 | if ((restore_rr = (rr.map.rid != ASID2RID(asid, VA2VRN(va))))) {
|
---|
| 109 | /*
|
---|
| 110 | * The selected region register does not contain required RID.
|
---|
| 111 | * Save the old content of the register and replace the RID.
|
---|
| 112 | */
|
---|
| 113 | region_register rr0;
|
---|
| 114 |
|
---|
| 115 | rr0 = rr;
|
---|
| 116 | rr0.map.rid = ASID2RID(asid, VA2VRN(va));
|
---|
| 117 | rr_write(VA2VRN(va), rr0.word);
|
---|
| 118 | srlz_d();
|
---|
| 119 | srlz_i();
|
---|
| 120 | }
|
---|
| 121 |
|
---|
[1065603e] | 122 | while(c >>= 1)
|
---|
| 123 | b++;
|
---|
| 124 | b >>= 1;
|
---|
[d0cf9de] | 125 | __u64 ps;
|
---|
| 126 |
|
---|
[1065603e] | 127 | switch (b) {
|
---|
[d0cf9de] | 128 | case 0: /*cnt 1-3*/
|
---|
[1065603e] | 129 | ps = PAGE_WIDTH;
|
---|
[d0cf9de] | 130 | break;
|
---|
| 131 | case 1: /*cnt 4-15*/
|
---|
[9bda3af6] | 132 | /*cnt=((cnt-1)/4)+1;*/
|
---|
[1065603e] | 133 | ps = PAGE_WIDTH+2;
|
---|
| 134 | va &= ~((1<<ps)-1);
|
---|
[d0cf9de] | 135 | break;
|
---|
| 136 | case 2: /*cnt 16-63*/
|
---|
[9bda3af6] | 137 | /*cnt=((cnt-1)/16)+1;*/
|
---|
[1065603e] | 138 | ps = PAGE_WIDTH+4;
|
---|
| 139 | va &= ~((1<<ps)-1);
|
---|
[d0cf9de] | 140 | break;
|
---|
| 141 | case 3: /*cnt 64-255*/
|
---|
[9bda3af6] | 142 | /*cnt=((cnt-1)/64)+1;*/
|
---|
[1065603e] | 143 | ps = PAGE_WIDTH+6;
|
---|
| 144 | va &= ~((1<<ps)-1);
|
---|
[d0cf9de] | 145 | break;
|
---|
| 146 | case 4: /*cnt 256-1023*/
|
---|
[9bda3af6] | 147 | /*cnt=((cnt-1)/256)+1;*/
|
---|
[1065603e] | 148 | ps = PAGE_WIDTH+8;
|
---|
| 149 | va &= ~((1<<ps)-1);
|
---|
[d0cf9de] | 150 | break;
|
---|
| 151 | case 5: /*cnt 1024-4095*/
|
---|
[9bda3af6] | 152 | /*cnt=((cnt-1)/1024)+1;*/
|
---|
[1065603e] | 153 | ps = PAGE_WIDTH+10;
|
---|
| 154 | va &= ~((1<<ps)-1);
|
---|
[d0cf9de] | 155 | break;
|
---|
| 156 | case 6: /*cnt 4096-16383*/
|
---|
[9bda3af6] | 157 | /*cnt=((cnt-1)/4096)+1;*/
|
---|
[1065603e] | 158 | ps = PAGE_WIDTH+12;
|
---|
| 159 | va &= ~((1<<ps)-1);
|
---|
[d0cf9de] | 160 | break;
|
---|
| 161 | case 7: /*cnt 16384-65535*/
|
---|
| 162 | case 8: /*cnt 65536-(256K-1)*/
|
---|
[9bda3af6] | 163 | /*cnt=((cnt-1)/16384)+1;*/
|
---|
[1065603e] | 164 | ps = PAGE_WIDTH+14;
|
---|
| 165 | va &= ~((1<<ps)-1);
|
---|
[d0cf9de] | 166 | break;
|
---|
| 167 | default:
|
---|
[9bda3af6] | 168 | /*cnt=((cnt-1)/(16384*16))+1;*/
|
---|
[d0cf9de] | 169 | ps=PAGE_WIDTH+18;
|
---|
| 170 | va&=~((1<<ps)-1);
|
---|
| 171 | break;
|
---|
| 172 | }
|
---|
[9bda3af6] | 173 | /*cnt+=(page!=va);*/
|
---|
[1065603e] | 174 | for(; va<(page+cnt*(PAGE_SIZE)); va += (1<<ps)) {
|
---|
| 175 | __asm__ volatile (
|
---|
[9bda3af6] | 176 | "ptc.l %0,%1;;"
|
---|
| 177 | :
|
---|
[1065603e] | 178 | : "r" (va), "r" (ps<<2)
|
---|
[9bda3af6] | 179 | );
|
---|
[d0cf9de] | 180 | }
|
---|
| 181 | srlz_d();
|
---|
| 182 | srlz_i();
|
---|
| 183 |
|
---|
| 184 | if (restore_rr) {
|
---|
| 185 | rr_write(VA2VRN(va), rr.word);
|
---|
| 186 | srlz_d();
|
---|
| 187 | srlz_i();
|
---|
| 188 | }
|
---|
[a82500ce] | 189 | }
|
---|
| 190 |
|
---|
| 191 |
|
---|
[95042fd] | 192 | /** Insert data into data translation cache.
|
---|
| 193 | *
|
---|
| 194 | * @param va Virtual page address.
|
---|
| 195 | * @param asid Address space identifier.
|
---|
| 196 | * @param entry The rest of TLB entry as required by TLB insertion format.
|
---|
| 197 | */
|
---|
[b994a60] | 198 | void dtc_mapping_insert(__address va, asid_t asid, tlb_entry_t entry)
|
---|
| 199 | {
|
---|
[95042fd] | 200 | tc_mapping_insert(va, asid, entry, true);
|
---|
| 201 | }
|
---|
[bc78c75] | 202 |
|
---|
[95042fd] | 203 | /** Insert data into instruction translation cache.
|
---|
| 204 | *
|
---|
| 205 | * @param va Virtual page address.
|
---|
| 206 | * @param asid Address space identifier.
|
---|
| 207 | * @param entry The rest of TLB entry as required by TLB insertion format.
|
---|
| 208 | */
|
---|
[b994a60] | 209 | void itc_mapping_insert(__address va, asid_t asid, tlb_entry_t entry)
|
---|
| 210 | {
|
---|
[95042fd] | 211 | tc_mapping_insert(va, asid, entry, false);
|
---|
| 212 | }
|
---|
[bc78c75] | 213 |
|
---|
[95042fd] | 214 | /** Insert data into instruction or data translation cache.
|
---|
| 215 | *
|
---|
| 216 | * @param va Virtual page address.
|
---|
| 217 | * @param asid Address space identifier.
|
---|
| 218 | * @param entry The rest of TLB entry as required by TLB insertion format.
|
---|
| 219 | * @param dtc If true, insert into data translation cache, use instruction translation cache otherwise.
|
---|
| 220 | */
|
---|
| 221 | void tc_mapping_insert(__address va, asid_t asid, tlb_entry_t entry, bool dtc)
|
---|
[bc78c75] | 222 | {
|
---|
| 223 | region_register rr;
|
---|
[95042fd] | 224 | bool restore_rr = false;
|
---|
[bc78c75] | 225 |
|
---|
[a0d74fd] | 226 | rr.word = rr_read(VA2VRN(va));
|
---|
| 227 | if ((restore_rr = (rr.map.rid != ASID2RID(asid, VA2VRN(va))))) {
|
---|
[95042fd] | 228 | /*
|
---|
| 229 | * The selected region register does not contain required RID.
|
---|
| 230 | * Save the old content of the register and replace the RID.
|
---|
| 231 | */
|
---|
[bc78c75] | 232 | region_register rr0;
|
---|
[95042fd] | 233 |
|
---|
| 234 | rr0 = rr;
|
---|
[a0d74fd] | 235 | rr0.map.rid = ASID2RID(asid, VA2VRN(va));
|
---|
| 236 | rr_write(VA2VRN(va), rr0.word);
|
---|
[89298e3] | 237 | srlz_d();
|
---|
[95042fd] | 238 | srlz_i();
|
---|
| 239 | }
|
---|
| 240 |
|
---|
| 241 | __asm__ volatile (
|
---|
| 242 | "mov r8=psr;;\n"
|
---|
[2c49fbbe] | 243 | "rsm %0;;\n" /* PSR_IC_MASK */
|
---|
[95042fd] | 244 | "srlz.d;;\n"
|
---|
| 245 | "srlz.i;;\n"
|
---|
| 246 | "mov cr.ifa=%1\n" /* va */
|
---|
| 247 | "mov cr.itir=%2;;\n" /* entry.word[1] */
|
---|
| 248 | "cmp.eq p6,p7 = %4,r0;;\n" /* decide between itc and dtc */
|
---|
| 249 | "(p6) itc.i %3;;\n"
|
---|
| 250 | "(p7) itc.d %3;;\n"
|
---|
| 251 | "mov psr.l=r8;;\n"
|
---|
| 252 | "srlz.d;;\n"
|
---|
| 253 | :
|
---|
[2c49fbbe] | 254 | : "i" (PSR_IC_MASK), "r" (va), "r" (entry.word[1]), "r" (entry.word[0]), "r" (dtc)
|
---|
| 255 | : "p6", "p7", "r8"
|
---|
[95042fd] | 256 | );
|
---|
| 257 |
|
---|
| 258 | if (restore_rr) {
|
---|
[a0d74fd] | 259 | rr_write(VA2VRN(va), rr.word);
|
---|
[95042fd] | 260 | srlz_d();
|
---|
| 261 | srlz_i();
|
---|
[bc78c75] | 262 | }
|
---|
| 263 | }
|
---|
| 264 |
|
---|
[95042fd] | 265 | /** Insert data into instruction translation register.
|
---|
| 266 | *
|
---|
| 267 | * @param va Virtual page address.
|
---|
| 268 | * @param asid Address space identifier.
|
---|
| 269 | * @param entry The rest of TLB entry as required by TLB insertion format.
|
---|
| 270 | * @param tr Translation register.
|
---|
| 271 | */
|
---|
| 272 | void itr_mapping_insert(__address va, asid_t asid, tlb_entry_t entry, index_t tr)
|
---|
[bc78c75] | 273 | {
|
---|
[95042fd] | 274 | tr_mapping_insert(va, asid, entry, false, tr);
|
---|
[bc78c75] | 275 | }
|
---|
| 276 |
|
---|
[95042fd] | 277 | /** Insert data into data translation register.
|
---|
| 278 | *
|
---|
| 279 | * @param va Virtual page address.
|
---|
| 280 | * @param asid Address space identifier.
|
---|
| 281 | * @param entry The rest of TLB entry as required by TLB insertion format.
|
---|
| 282 | * @param tr Translation register.
|
---|
| 283 | */
|
---|
| 284 | void dtr_mapping_insert(__address va, asid_t asid, tlb_entry_t entry, index_t tr)
|
---|
| 285 | {
|
---|
| 286 | tr_mapping_insert(va, asid, entry, true, tr);
|
---|
| 287 | }
|
---|
[bc78c75] | 288 |
|
---|
[95042fd] | 289 | /** Insert data into instruction or data translation register.
|
---|
| 290 | *
|
---|
| 291 | * @param va Virtual page address.
|
---|
| 292 | * @param asid Address space identifier.
|
---|
| 293 | * @param entry The rest of TLB entry as required by TLB insertion format.
|
---|
| 294 | * @param dtc If true, insert into data translation register, use instruction translation register otherwise.
|
---|
| 295 | * @param tr Translation register.
|
---|
| 296 | */
|
---|
| 297 | void tr_mapping_insert(__address va, asid_t asid, tlb_entry_t entry, bool dtr, index_t tr)
|
---|
[89298e3] | 298 | {
|
---|
| 299 | region_register rr;
|
---|
[95042fd] | 300 | bool restore_rr = false;
|
---|
[89298e3] | 301 |
|
---|
[a0d74fd] | 302 | rr.word = rr_read(VA2VRN(va));
|
---|
| 303 | if ((restore_rr = (rr.map.rid != ASID2RID(asid, VA2VRN(va))))) {
|
---|
[95042fd] | 304 | /*
|
---|
| 305 | * The selected region register does not contain required RID.
|
---|
| 306 | * Save the old content of the register and replace the RID.
|
---|
| 307 | */
|
---|
[89298e3] | 308 | region_register rr0;
|
---|
[95042fd] | 309 |
|
---|
| 310 | rr0 = rr;
|
---|
[a0d74fd] | 311 | rr0.map.rid = ASID2RID(asid, VA2VRN(va));
|
---|
| 312 | rr_write(VA2VRN(va), rr0.word);
|
---|
[89298e3] | 313 | srlz_d();
|
---|
[95042fd] | 314 | srlz_i();
|
---|
[89298e3] | 315 | }
|
---|
| 316 |
|
---|
[95042fd] | 317 | __asm__ volatile (
|
---|
| 318 | "mov r8=psr;;\n"
|
---|
[2c49fbbe] | 319 | "rsm %0;;\n" /* PSR_IC_MASK */
|
---|
[95042fd] | 320 | "srlz.d;;\n"
|
---|
| 321 | "srlz.i;;\n"
|
---|
| 322 | "mov cr.ifa=%1\n" /* va */
|
---|
| 323 | "mov cr.itir=%2;;\n" /* entry.word[1] */
|
---|
| 324 | "cmp.eq p6,p7=%5,r0;;\n" /* decide between itr and dtr */
|
---|
| 325 | "(p6) itr.i itr[%4]=%3;;\n"
|
---|
| 326 | "(p7) itr.d dtr[%4]=%3;;\n"
|
---|
| 327 | "mov psr.l=r8;;\n"
|
---|
| 328 | "srlz.d;;\n"
|
---|
| 329 | :
|
---|
[2c49fbbe] | 330 | : "i" (PSR_IC_MASK), "r" (va), "r" (entry.word[1]), "r" (entry.word[0]), "r" (tr), "r" (dtr)
|
---|
| 331 | : "p6", "p7", "r8"
|
---|
[95042fd] | 332 | );
|
---|
| 333 |
|
---|
| 334 | if (restore_rr) {
|
---|
[a0d74fd] | 335 | rr_write(VA2VRN(va), rr.word);
|
---|
[95042fd] | 336 | srlz_d();
|
---|
| 337 | srlz_i();
|
---|
| 338 | }
|
---|
[89298e3] | 339 | }
|
---|
| 340 |
|
---|
[a0d74fd] | 341 | /** Insert data into DTLB.
|
---|
| 342 | *
|
---|
| 343 | * @param va Virtual page address.
|
---|
| 344 | * @param asid Address space identifier.
|
---|
| 345 | * @param entry The rest of TLB entry as required by TLB insertion format.
|
---|
| 346 | * @param dtr If true, insert into data translation register, use data translation cache otherwise.
|
---|
| 347 | * @param tr Translation register if dtr is true, ignored otherwise.
|
---|
| 348 | */
|
---|
[9ad03fe] | 349 | void dtlb_kernel_mapping_insert(__address page, __address frame, bool dtr, index_t tr)
|
---|
[a0d74fd] | 350 | {
|
---|
| 351 | tlb_entry_t entry;
|
---|
| 352 |
|
---|
| 353 | entry.word[0] = 0;
|
---|
| 354 | entry.word[1] = 0;
|
---|
| 355 |
|
---|
| 356 | entry.p = true; /* present */
|
---|
| 357 | entry.ma = MA_WRITEBACK;
|
---|
| 358 | entry.a = true; /* already accessed */
|
---|
| 359 | entry.d = true; /* already dirty */
|
---|
| 360 | entry.pl = PL_KERNEL;
|
---|
| 361 | entry.ar = AR_READ | AR_WRITE;
|
---|
| 362 | entry.ppn = frame >> PPN_SHIFT;
|
---|
| 363 | entry.ps = PAGE_WIDTH;
|
---|
| 364 |
|
---|
| 365 | if (dtr)
|
---|
| 366 | dtr_mapping_insert(page, ASID_KERNEL, entry, tr);
|
---|
| 367 | else
|
---|
| 368 | dtc_mapping_insert(page, ASID_KERNEL, entry);
|
---|
| 369 | }
|
---|
| 370 |
|
---|
[9ad03fe] | 371 | /** Copy content of PTE into data translation cache.
|
---|
| 372 | *
|
---|
| 373 | * @param t PTE.
|
---|
| 374 | */
|
---|
| 375 | void dtc_pte_copy(pte_t *t)
|
---|
| 376 | {
|
---|
| 377 | tlb_entry_t entry;
|
---|
| 378 |
|
---|
| 379 | entry.word[0] = 0;
|
---|
| 380 | entry.word[1] = 0;
|
---|
| 381 |
|
---|
| 382 | entry.p = t->p;
|
---|
| 383 | entry.ma = t->c ? MA_WRITEBACK : MA_UNCACHEABLE;
|
---|
| 384 | entry.a = t->a;
|
---|
| 385 | entry.d = t->d;
|
---|
| 386 | entry.pl = t->k ? PL_KERNEL : PL_USER;
|
---|
| 387 | entry.ar = t->w ? AR_WRITE : AR_READ;
|
---|
| 388 | entry.ppn = t->frame >> PPN_SHIFT;
|
---|
| 389 | entry.ps = PAGE_WIDTH;
|
---|
| 390 |
|
---|
| 391 | dtc_mapping_insert(t->page, t->as->asid, entry);
|
---|
[68091bd] | 392 | #ifdef CONFIG_VHPT
|
---|
| 393 | vhpt_mapping_insert(t->page, t->as->asid, entry);
|
---|
| 394 | #endif
|
---|
[9ad03fe] | 395 | }
|
---|
| 396 |
|
---|
| 397 | /** Copy content of PTE into instruction translation cache.
|
---|
| 398 | *
|
---|
| 399 | * @param t PTE.
|
---|
| 400 | */
|
---|
| 401 | void itc_pte_copy(pte_t *t)
|
---|
| 402 | {
|
---|
| 403 | tlb_entry_t entry;
|
---|
| 404 |
|
---|
| 405 | entry.word[0] = 0;
|
---|
| 406 | entry.word[1] = 0;
|
---|
| 407 |
|
---|
| 408 | ASSERT(t->x);
|
---|
| 409 |
|
---|
| 410 | entry.p = t->p;
|
---|
| 411 | entry.ma = t->c ? MA_WRITEBACK : MA_UNCACHEABLE;
|
---|
| 412 | entry.a = t->a;
|
---|
| 413 | entry.pl = t->k ? PL_KERNEL : PL_USER;
|
---|
| 414 | entry.ar = t->x ? (AR_EXECUTE | AR_READ) : AR_READ;
|
---|
| 415 | entry.ppn = t->frame >> PPN_SHIFT;
|
---|
| 416 | entry.ps = PAGE_WIDTH;
|
---|
| 417 |
|
---|
| 418 | itc_mapping_insert(t->page, t->as->asid, entry);
|
---|
[68091bd] | 419 | #ifdef CONFIG_VHPT
|
---|
| 420 | vhpt_mapping_insert(t->page, t->as->asid, entry);
|
---|
| 421 | #endif
|
---|
[9ad03fe] | 422 | }
|
---|
| 423 |
|
---|
| 424 | /** Instruction TLB fault handler for faults with VHPT turned off.
|
---|
| 425 | *
|
---|
| 426 | * @param vector Interruption vector.
|
---|
[25d7709] | 427 | * @param istate Structure with saved interruption state.
|
---|
[9ad03fe] | 428 | */
|
---|
[25d7709] | 429 | void alternate_instruction_tlb_fault(__u64 vector, istate_t *istate)
|
---|
[89298e3] | 430 | {
|
---|
[9ad03fe] | 431 | region_register rr;
|
---|
| 432 | __address va;
|
---|
| 433 | pte_t *t;
|
---|
| 434 |
|
---|
[25d7709] | 435 | va = istate->cr_ifa; /* faulting address */
|
---|
[2299914] | 436 | page_table_lock(AS, true);
|
---|
[9ad03fe] | 437 | t = page_mapping_find(AS, va);
|
---|
| 438 | if (t) {
|
---|
| 439 | /*
|
---|
| 440 | * The mapping was found in software page hash table.
|
---|
| 441 | * Insert it into data translation cache.
|
---|
| 442 | */
|
---|
| 443 | itc_pte_copy(t);
|
---|
[2299914] | 444 | page_table_unlock(AS, true);
|
---|
[9ad03fe] | 445 | } else {
|
---|
| 446 | /*
|
---|
| 447 | * Forward the page fault to address space page fault handler.
|
---|
| 448 | */
|
---|
[2299914] | 449 | page_table_unlock(AS, true);
|
---|
[9ad03fe] | 450 | if (!as_page_fault(va)) {
|
---|
[23684b7] | 451 | panic("%s: va=%P, rid=%d, iip=%P\n", __FUNCTION__, istate->cr_ifa, rr.map.rid, istate->cr_iip);
|
---|
[9ad03fe] | 452 | }
|
---|
| 453 | }
|
---|
[95042fd] | 454 | }
|
---|
[89298e3] | 455 |
|
---|
[9ad03fe] | 456 | /** Data TLB fault handler for faults with VHPT turned off.
|
---|
[a0d74fd] | 457 | *
|
---|
| 458 | * @param vector Interruption vector.
|
---|
[25d7709] | 459 | * @param istate Structure with saved interruption state.
|
---|
[a0d74fd] | 460 | */
|
---|
[25d7709] | 461 | void alternate_data_tlb_fault(__u64 vector, istate_t *istate)
|
---|
[95042fd] | 462 | {
|
---|
[a0d74fd] | 463 | region_register rr;
|
---|
| 464 | rid_t rid;
|
---|
| 465 | __address va;
|
---|
[9ad03fe] | 466 | pte_t *t;
|
---|
[a0d74fd] | 467 |
|
---|
[25d7709] | 468 | va = istate->cr_ifa; /* faulting address */
|
---|
[a0d74fd] | 469 | rr.word = rr_read(VA2VRN(va));
|
---|
| 470 | rid = rr.map.rid;
|
---|
| 471 | if (RID2ASID(rid) == ASID_KERNEL) {
|
---|
| 472 | if (VA2VRN(va) == VRN_KERNEL) {
|
---|
| 473 | /*
|
---|
| 474 | * Provide KA2PA(identity) mapping for faulting piece of
|
---|
| 475 | * kernel address space.
|
---|
| 476 | */
|
---|
[9ad03fe] | 477 | dtlb_kernel_mapping_insert(va, KA2PA(va), false, 0);
|
---|
[a0d74fd] | 478 | return;
|
---|
| 479 | }
|
---|
| 480 | }
|
---|
[b994a60] | 481 |
|
---|
[2299914] | 482 | page_table_lock(AS, true);
|
---|
[9ad03fe] | 483 | t = page_mapping_find(AS, va);
|
---|
| 484 | if (t) {
|
---|
| 485 | /*
|
---|
| 486 | * The mapping was found in software page hash table.
|
---|
| 487 | * Insert it into data translation cache.
|
---|
| 488 | */
|
---|
| 489 | dtc_pte_copy(t);
|
---|
[2299914] | 490 | page_table_unlock(AS, true);
|
---|
[9ad03fe] | 491 | } else {
|
---|
| 492 | /*
|
---|
| 493 | * Forward the page fault to address space page fault handler.
|
---|
| 494 | */
|
---|
[2299914] | 495 | page_table_unlock(AS, true);
|
---|
[9ad03fe] | 496 | if (!as_page_fault(va)) {
|
---|
[1065603e] | 497 | panic("%s: va=%P, rid=%d, iip=%P\n", __FUNCTION__, va, rid, istate->cr_iip);
|
---|
[9ad03fe] | 498 | }
|
---|
| 499 | }
|
---|
[95042fd] | 500 | }
|
---|
[89298e3] | 501 |
|
---|
[9ad03fe] | 502 | /** Data nested TLB fault handler.
|
---|
| 503 | *
|
---|
| 504 | * This fault should not occur.
|
---|
| 505 | *
|
---|
| 506 | * @param vector Interruption vector.
|
---|
[25d7709] | 507 | * @param istate Structure with saved interruption state.
|
---|
[9ad03fe] | 508 | */
|
---|
[25d7709] | 509 | void data_nested_tlb_fault(__u64 vector, istate_t *istate)
|
---|
[95042fd] | 510 | {
|
---|
| 511 | panic("%s\n", __FUNCTION__);
|
---|
| 512 | }
|
---|
[89298e3] | 513 |
|
---|
[9ad03fe] | 514 | /** Data Dirty bit fault handler.
|
---|
| 515 | *
|
---|
| 516 | * @param vector Interruption vector.
|
---|
[25d7709] | 517 | * @param istate Structure with saved interruption state.
|
---|
[9ad03fe] | 518 | */
|
---|
[25d7709] | 519 | void data_dirty_bit_fault(__u64 vector, istate_t *istate)
|
---|
[95042fd] | 520 | {
|
---|
[9ad03fe] | 521 | pte_t *t;
|
---|
| 522 |
|
---|
[2299914] | 523 | page_table_lock(AS, true);
|
---|
[25d7709] | 524 | t = page_mapping_find(AS, istate->cr_ifa);
|
---|
[9ad03fe] | 525 | ASSERT(t && t->p);
|
---|
| 526 | if (t && t->p) {
|
---|
| 527 | /*
|
---|
| 528 | * Update the Dirty bit in page tables and reinsert
|
---|
| 529 | * the mapping into DTC.
|
---|
| 530 | */
|
---|
| 531 | t->d = true;
|
---|
| 532 | dtc_pte_copy(t);
|
---|
| 533 | }
|
---|
[2299914] | 534 | page_table_unlock(AS, true);
|
---|
[95042fd] | 535 | }
|
---|
[89298e3] | 536 |
|
---|
[9ad03fe] | 537 | /** Instruction access bit fault handler.
|
---|
| 538 | *
|
---|
| 539 | * @param vector Interruption vector.
|
---|
[25d7709] | 540 | * @param istate Structure with saved interruption state.
|
---|
[9ad03fe] | 541 | */
|
---|
[25d7709] | 542 | void instruction_access_bit_fault(__u64 vector, istate_t *istate)
|
---|
[95042fd] | 543 | {
|
---|
[9ad03fe] | 544 | pte_t *t;
|
---|
| 545 |
|
---|
[2299914] | 546 | page_table_lock(AS, true);
|
---|
[25d7709] | 547 | t = page_mapping_find(AS, istate->cr_ifa);
|
---|
[9ad03fe] | 548 | ASSERT(t && t->p);
|
---|
| 549 | if (t && t->p) {
|
---|
| 550 | /*
|
---|
| 551 | * Update the Accessed bit in page tables and reinsert
|
---|
| 552 | * the mapping into ITC.
|
---|
| 553 | */
|
---|
| 554 | t->a = true;
|
---|
| 555 | itc_pte_copy(t);
|
---|
| 556 | }
|
---|
[2299914] | 557 | page_table_unlock(AS, true);
|
---|
[95042fd] | 558 | }
|
---|
[89298e3] | 559 |
|
---|
[9ad03fe] | 560 | /** Data access bit fault handler.
|
---|
| 561 | *
|
---|
| 562 | * @param vector Interruption vector.
|
---|
[25d7709] | 563 | * @param istate Structure with saved interruption state.
|
---|
[9ad03fe] | 564 | */
|
---|
[25d7709] | 565 | void data_access_bit_fault(__u64 vector, istate_t *istate)
|
---|
[95042fd] | 566 | {
|
---|
[9ad03fe] | 567 | pte_t *t;
|
---|
| 568 |
|
---|
[2299914] | 569 | page_table_lock(AS, true);
|
---|
[25d7709] | 570 | t = page_mapping_find(AS, istate->cr_ifa);
|
---|
[9ad03fe] | 571 | ASSERT(t && t->p);
|
---|
| 572 | if (t && t->p) {
|
---|
| 573 | /*
|
---|
| 574 | * Update the Accessed bit in page tables and reinsert
|
---|
| 575 | * the mapping into DTC.
|
---|
| 576 | */
|
---|
| 577 | t->a = true;
|
---|
| 578 | dtc_pte_copy(t);
|
---|
| 579 | }
|
---|
[2299914] | 580 | page_table_unlock(AS, true);
|
---|
[89298e3] | 581 | }
|
---|
| 582 |
|
---|
[9ad03fe] | 583 | /** Page not present fault handler.
|
---|
| 584 | *
|
---|
| 585 | * @param vector Interruption vector.
|
---|
[25d7709] | 586 | * @param istate Structure with saved interruption state.
|
---|
[9ad03fe] | 587 | */
|
---|
[25d7709] | 588 | void page_not_present(__u64 vector, istate_t *istate)
|
---|
[95042fd] | 589 | {
|
---|
[9ad03fe] | 590 | region_register rr;
|
---|
| 591 | __address va;
|
---|
| 592 | pte_t *t;
|
---|
| 593 |
|
---|
[25d7709] | 594 | va = istate->cr_ifa; /* faulting address */
|
---|
[2299914] | 595 | page_table_lock(AS, true);
|
---|
[9ad03fe] | 596 | t = page_mapping_find(AS, va);
|
---|
| 597 | ASSERT(t);
|
---|
| 598 |
|
---|
| 599 | if (t->p) {
|
---|
| 600 | /*
|
---|
| 601 | * If the Present bit is set in page hash table, just copy it
|
---|
| 602 | * and update ITC/DTC.
|
---|
| 603 | */
|
---|
| 604 | if (t->x)
|
---|
| 605 | itc_pte_copy(t);
|
---|
| 606 | else
|
---|
| 607 | dtc_pte_copy(t);
|
---|
[2299914] | 608 | page_table_unlock(AS, true);
|
---|
[9ad03fe] | 609 | } else {
|
---|
[2299914] | 610 | page_table_unlock(AS, true);
|
---|
[9ad03fe] | 611 | if (!as_page_fault(va)) {
|
---|
[1065603e] | 612 | panic("%s: va=%P, rid=%d\n", __FUNCTION__, va, rr.map.rid);
|
---|
[9ad03fe] | 613 | }
|
---|
| 614 | }
|
---|
[95042fd] | 615 | }
|
---|