source: mainline/arch/ia32/src/pm.c@ 8e3fb24c

lfn serial ticket/834-toolchain-update topic/msim-upgrade topic/simplify-dev-export
Last change on this file since 8e3fb24c was 8f2153b, checked in by Ondrej Palkovsky <ondrap@…>, 20 years ago

Backported AMD64 linker and boot changes back to IA32.

  • Property mode set to 100644
File size: 5.8 KB
Line 
1/*
2 * Copyright (C) 2001-2004 Jakub Jermar
3 * All rights reserved.
4 *
5 * Redistribution and use in source and binary forms, with or without
6 * modification, are permitted provided that the following conditions
7 * are met:
8 *
9 * - Redistributions of source code must retain the above copyright
10 * notice, this list of conditions and the following disclaimer.
11 * - Redistributions in binary form must reproduce the above copyright
12 * notice, this list of conditions and the following disclaimer in the
13 * documentation and/or other materials provided with the distribution.
14 * - The name of the author may not be used to endorse or promote products
15 * derived from this software without specific prior written permission.
16 *
17 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
18 * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
19 * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
20 * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
21 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
22 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
23 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
24 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
25 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
26 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
27 */
28
29#include <arch/pm.h>
30#include <config.h>
31#include <arch/types.h>
32#include <typedefs.h>
33#include <arch/interrupt.h>
34#include <arch/asm.h>
35#include <arch/context.h>
36#include <panic.h>
37#include <arch/mm/page.h>
38#include <mm/heap.h>
39#include <memstr.h>
40#include <arch/boot/boot.h>
41
42/*
43 * Early ia32 configuration functions and data structures.
44 */
45
46/*
47 * We have no use for segmentation so we set up flat mode. In this
48 * mode, we use, for each privilege level, two segments spanning the
49 * whole memory. One is for code and one is for data.
50 */
51struct descriptor gdt[GDT_ITEMS] = {
52 /* NULL descriptor */
53 { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
54 /* KTEXT descriptor */
55 { 0xffff, 0, 0, AR_PRESENT | AR_CODE | DPL_KERNEL, 0xf, 0, 0, 1, 1, 0 },
56 /* KDATA descriptor */
57 { 0xffff, 0, 0, AR_PRESENT | AR_DATA | AR_WRITABLE | DPL_KERNEL, 0xf, 0, 0, 1, 1, 0 },
58 /* UTEXT descriptor */
59 { 0xffff, 0, 0, AR_PRESENT | AR_CODE | DPL_USER, 0xf, 0, 0, 1, 1, 0 },
60 /* UDATA descriptor */
61 { 0xffff, 0, 0, AR_PRESENT | AR_DATA | AR_WRITABLE | DPL_USER, 0xf, 0, 0, 1, 1, 0 },
62 /* TSS descriptor - set up will be completed later */
63 { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 }
64};
65
66static struct idescriptor idt[IDT_ITEMS];
67
68static struct tss tss;
69
70struct tss *tss_p = NULL;
71
72/* TODO: Does not compile correctly if it does not exist ???? */
73int __attribute__ ((section ("K_DATA_START"))) __fake;
74
75/* gdtr is changed by kmp before next CPU is initialized */
76struct ptr_16_32 protected_bootstrap_gdtr = { .limit = sizeof(gdt), .base = KA2PA((__address) gdt) };
77struct ptr_16_32 gdtr = { .limit = sizeof(gdt), .base = (__address) gdt };
78
79void gdt_setbase(struct descriptor *d, __address base)
80{
81 d->base_0_15 = base & 0xffff;
82 d->base_16_23 = ((base) >> 16) & 0xff;
83 d->base_24_31 = ((base) >> 24) & 0xff;
84}
85
86void gdt_setlimit(struct descriptor *d, __u32 limit)
87{
88 d->limit_0_15 = limit & 0xffff;
89 d->limit_16_19 = (limit >> 16) & 0xf;
90}
91
92void idt_setoffset(struct idescriptor *d, __address offset)
93{
94 /*
95 * Offset is a linear address.
96 */
97 d->offset_0_15 = offset & 0xffff;
98 d->offset_16_31 = offset >> 16;
99}
100
101void tss_initialize(struct tss *t)
102{
103 memsetb((__address) t, sizeof(struct tss), 0);
104}
105
106/*
107 * This function takes care of proper setup of IDT and IDTR.
108 */
109void idt_init(void)
110{
111 struct idescriptor *d;
112 int i;
113
114 for (i = 0; i < IDT_ITEMS; i++) {
115 d = &idt[i];
116
117 d->unused = 0;
118 d->selector = selector(KTEXT_DES);
119
120 d->access = AR_PRESENT | AR_INTERRUPT; /* masking interrupt */
121
122 if (i == VECTOR_SYSCALL) {
123 /*
124 * The syscall interrupt gate must be calleable from userland.
125 */
126 d->access |= DPL_USER;
127 }
128
129 idt_setoffset(d, ((__address) interrupt_handlers) + i*interrupt_handler_size);
130 trap_register(i, null_interrupt);
131 }
132 trap_register(13, gp_fault);
133 trap_register( 7, nm_fault);
134 trap_register(12, ss_fault);
135}
136
137
138/* Clean IOPL(12,13) and NT(14) flags in EFLAGS register */
139static void clean_IOPL_NT_flags(void)
140{
141 asm
142 (
143 "pushfl;"
144 "pop %%eax;"
145 "and $0xffff8fff,%%eax;"
146 "push %%eax;"
147 "popfl;"
148 :
149 :
150 :"%eax"
151 );
152}
153
154/* Clean AM(18) flag in CR0 register */
155static void clean_AM_flag(void)
156{
157 asm
158 (
159 "mov %%cr0,%%eax;"
160 "and $0xFFFBFFFF,%%eax;"
161 "mov %%eax,%%cr0;"
162 :
163 :
164 :"%eax"
165 );
166}
167
168void pm_init(void)
169{
170 struct descriptor *gdt_p = (struct descriptor *) gdtr.base;
171 struct ptr_16_32 idtr;
172
173 /*
174 * Update addresses in GDT and IDT to their virtual counterparts.
175 */
176 idtr.limit = sizeof(idt);
177 idtr.base = (__address) idt;
178 __asm__ volatile ("lgdt %0\n" : : "m" (gdtr));
179 __asm__ volatile ("lidt %0\n" : : "m" (idtr));
180
181 /*
182 * Each CPU has its private GDT and TSS.
183 * All CPUs share one IDT.
184 */
185
186 if (config.cpu_active == 1) {
187 idt_init();
188 /*
189 * NOTE: bootstrap CPU has statically allocated TSS, because
190 * the heap hasn't been initialized so far.
191 */
192 tss_p = &tss;
193 }
194 else {
195 tss_p = (struct tss *) malloc(sizeof(struct tss));
196 if (!tss_p)
197 panic("could not allocate TSS\n");
198 }
199
200 tss_initialize(tss_p);
201
202 gdt_p[TSS_DES].access = AR_PRESENT | AR_TSS | DPL_KERNEL;
203 gdt_p[TSS_DES].special = 1;
204 gdt_p[TSS_DES].granularity = 1;
205
206 gdt_setbase(&gdt_p[TSS_DES], (__address) tss_p);
207 gdt_setlimit(&gdt_p[TSS_DES], sizeof(struct tss) - 1);
208
209 /*
210 * As of this moment, the current CPU has its own GDT pointing
211 * to its own TSS. We just need to load the TR register.
212 */
213 __asm__ volatile ("ltr %0" : : "r" ((__u16) selector(TSS_DES)));
214
215 clean_IOPL_NT_flags(); /* Disable I/O on nonprivileged levels */
216 clean_AM_flag(); /* Disable alignment check */
217}
Note: See TracBrowser for help on using the repository browser.