source: mainline/arch/ia32/src/ia32.c@ a6d4ceb

lfn serial ticket/834-toolchain-update topic/msim-upgrade topic/simplify-dev-export
Last change on this file since a6d4ceb was a6d4ceb, checked in by Jakub Jermar <jakub@…>, 19 years ago

Move arch/thread.h to arch/proc/thread.h on all architectures.
Replace ARCH_THREAD_DATA with new thread_arch_t arch on all architectures.
Similarily, add task_arch_t arch on all architectures.
On amd64 and ia32, grow the TSS segment by 64K + 1B to support IO port
permission bitmap. For the same reason, define per task IO port permission bitmaps
on ia32 and amd64.

  • Property mode set to 100644
File size: 3.2 KB
RevLine 
[f761f1eb]1/*
2 * Copyright (C) 2001-2004 Jakub Jermar
3 * All rights reserved.
4 *
5 * Redistribution and use in source and binary forms, with or without
6 * modification, are permitted provided that the following conditions
7 * are met:
8 *
9 * - Redistributions of source code must retain the above copyright
10 * notice, this list of conditions and the following disclaimer.
11 * - Redistributions in binary form must reproduce the above copyright
12 * notice, this list of conditions and the following disclaimer in the
13 * documentation and/or other materials provided with the distribution.
14 * - The name of the author may not be used to endorse or promote products
15 * derived from this software without specific prior written permission.
16 *
17 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
18 * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
19 * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
20 * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
21 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
22 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
23 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
24 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
25 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
26 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
27 */
28
29#include <arch.h>
30
31#include <arch/types.h>
32#include <typedefs.h>
33
34#include <arch/pm.h>
35
36#include <arch/ega.h>
[02f441c0]37#include <genarch/i8042/i8042.h>
[f761f1eb]38#include <arch/i8254.h>
39#include <arch/i8259.h>
40
41#include <arch/context.h>
42
43#include <config.h>
44
45#include <arch/interrupt.h>
[ad36bd6]46#include <arch/asm.h>
[e16e036a]47#include <genarch/acpi/acpi.h>
[9c0a9b3]48
49#include <arch/bios/bios.h>
50
[1e9a463]51#include <arch/mm/memory_init.h>
[fcfac420]52#include <interrupt.h>
[23d22eb]53#include <arch/debugger.h>
[281b607]54#include <proc/thread.h>
55#include <syscall/syscall.h>
[ad36bd6]56
[f07bba5]57void arch_pre_mm_init(void)
[f761f1eb]58{
59 pm_init();
60
61 if (config.cpu_active == 1) {
[dba84ff]62 bios_init();
[76cec1e]63 i8259_init(); /* PIC */
[f761f1eb]64 i8254_init(); /* hard clock */
[5dce48b9]65
[25d7709]66 exc_register(VECTOR_SYSCALL, "syscall", (iroutine) syscall);
[169587a]67
[5f85c91]68 #ifdef CONFIG_SMP
[fcfac420]69 exc_register(VECTOR_TLB_SHOOTDOWN_IPI, "tlb_shootdown",
[25d7709]70 (iroutine) tlb_shootdown_ipi);
[5f85c91]71 #endif /* CONFIG_SMP */
[f761f1eb]72 }
73}
74
[6ba143d]75void arch_post_mm_init(void)
[7eade45]76{
[425913b]77 if (config.cpu_active == 1) {
78 ega_init(); /* video */
[23d22eb]79 /* Enable debugger */
80 debugger_init();
[babcb148]81 }
82}
83
[7453929]84void arch_pre_smp_init(void)
[babcb148]85{
86 if (config.cpu_active == 1) {
[1e9a463]87 memory_print_map();
88
[5f85c91]89 #ifdef CONFIG_SMP
[85bfdcc8]90 acpi_init();
[5f85c91]91 #endif /* CONFIG_SMP */
[425913b]92 }
[7eade45]93}
94
[7453929]95void arch_post_smp_init(void)
96{
[a83a802]97 i8042_init(); /* keyboard controller */
[7453929]98}
99
[f761f1eb]100void calibrate_delay_loop(void)
101{
102 i8254_calibrate_delay_loop();
[f701b236]103 if (config.cpu_active == 1) {
104 /*
105 * This has to be done only on UP.
106 * On SMP, i8254 is not used for time keeping and its interrupt pin remains masked.
107 */
108 i8254_normal_operation();
109 }
[f761f1eb]110}
[281b607]111
[e1be3b6]112/** Set thread-local-storage pointer
[281b607]113 *
[3b712407]114 * TLS pointer is set in GS register. That means, the GS contains
115 * selector, and the descriptor->base is the correct address.
[281b607]116 */
117__native sys_tls_set(__native addr)
118{
[a6d4ceb]119 THREAD->arch.tls = addr;
[281b607]120 set_tls_desc(addr);
121
122 return 0;
123}
Note: See TracBrowser for help on using the repository browser.